Patents by Inventor Roy Greeff

Roy Greeff has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080001754
    Abstract: The present invention relates to wireless communication systems, interrogators and methods of communicating within a wireless communication system. One aspect of the present invention provides a wireless communication system including at least one remote communication device configured to communicate a return link wireless signal; an interrogator including: a communication station configured to receive the return link wireless signal and to generate a return link communication signal corresponding to the return link wireless signal; communication circuitry coupled with the communication station and configured to communicate the return link communication signal; and a housing remotely located with respect to the communication station and including circuitry configured to receive the return link communication signal from the communication circuitry and to process the return link communication signal.
    Type: Application
    Filed: September 6, 2007
    Publication date: January 3, 2008
    Inventors: David Ovard, Roy Greeff
  • Publication number: 20070290809
    Abstract: The present invention provides backscatter interrogators, communication systems and backscatter communication methods. According to one aspect of the present invention, a backscatter interrogator includes a data path configured to communicate a data signal; a signal generator configured to generate a carrier signal; and a modulator coupled with the data path and the signal generator, the modulator being configured to spread the data signal to define a spread data signal and amplitude modulate the carrier signal using the spread data signal, the modulator being further configured to phase modulate the carrier signal.
    Type: Application
    Filed: August 30, 2007
    Publication date: December 20, 2007
    Inventors: David Ovard, Roy Greeff
  • Publication number: 20070290810
    Abstract: The present invention provides backscatter interrogators, communication systems and backscatter communication methods. According to one aspect of the present invention, a backscatter interrogator includes a data path configured to communicate a data signal; a signal generator configured to generate a carrier signal; and a modulator coupled with the data path and the signal generator, the modulator being configured to spread the data signal to define a spread data signal and amplitude modulate the carrier signal using the spread data signal, the modulator being further configured to phase modulate the carrier signal.
    Type: Application
    Filed: August 30, 2007
    Publication date: December 20, 2007
    Inventors: David Ovard, Roy Greeff
  • Publication number: 20070290806
    Abstract: The present invention includes phase shifters, interrogators, methods of shifting a phase angle of a signal, and methods of operating an interrogator. One aspect of the present invention provides a phase shifter including a first power divider configured to receive a signal and provide plural quadrature components of the signal; plural mixers coupled with the first power divider and configured to scale the quadrature components using a phase shift angle; and a second power divider coupled with the mixers and configured to combine the scaled quadrature components to shift the phase angle of the input signal by the phase shift angle.
    Type: Application
    Filed: August 28, 2007
    Publication date: December 20, 2007
    Inventors: Roy Greeff, David Ovard
  • Publication number: 20070290813
    Abstract: A wireless communication system includes an interrogator including a housing including circuitry configured to generate a forward link communication signal; communication circuitry configured to communicate the forward link communication signal; and a communication station remotely located with respect to the housing and configured to receive the forward link communication signal from the communication circuitry and to radiate a forward link wireless signal corresponding to the forward link communication signal; and at least one remote communication device configured to receive the forward link wireless signal.
    Type: Application
    Filed: August 30, 2007
    Publication date: December 20, 2007
    Inventors: David Ovard, Roy Greeff
  • Publication number: 20070290808
    Abstract: The present invention provides backscatter interrogators, communication systems and backscatter communication methods. According to one aspect of the present invention, a backscatter interrogator includes a data path configured to communicate a data signal; a signal generator configured to generate a carrier signal; and a modulator coupled with the data path and the signal generator, the modulator being configured to spread the data signal to define a spread data signal and amplitude modulate the carrier signal using the spread data signal, the modulator being further configured to phase modulate the carrier signal.
    Type: Application
    Filed: August 30, 2007
    Publication date: December 20, 2007
    Inventors: David Ovard, Roy Greeff
  • Publication number: 20070288669
    Abstract: The signal integrity of a high speed heavily loaded multidrop memory bus is often degraded due the numerous impedance mismatches. The impedance mismatches causes the bus to exhibit a nonlinear frequency response, which diminishes signal integrity and limits the bandwidth of the bus. A compensating element, such as a capacitor which ties the bus to a reference plane (e.g., a ground potential), or an inductor wired in series with the bus, is located approximately midway between the memory controller and the memory slots. The use of the compensating element equalizes signal amplitudes and minimizes phase errors of signals in an interested frequency range and diminishes the amplitudes of high frequency signals which exhibit high degrees of phase error. The resulting bus structure has increased desirable harmonic content with low phase error, thereby permitting the bus to exhibit better rise time performance and permitting a higher data transfer rate.
    Type: Application
    Filed: August 20, 2007
    Publication date: December 13, 2007
    Inventors: Roy Greeff, Terry Lee
  • Publication number: 20070273425
    Abstract: A system for de-emphasizing digital signals, such as address signals, boosts the level of the signals for one clock period prior to transmitting the signals through signal lines that may have a relatively large capacitance. The system may include a delay circuit that delays the digital signal for a period corresponding to one period of a clock signal. The system may also include a first multiplier circuit that generates a first intermediate signal by multiplying the first and second logic levels of the digital signal by a first multiplier. Similarly, a second multiplier circuit generates a second intermediate signal by multiplying the first and second logic levels of the delayed signal from the delay circuit by a second multiplier. A combining circuit then subtracts the second intermediate signal from the first intermediate signal, and the resulting signal is level-adjusted to generate the de-emphasized signal.
    Type: Application
    Filed: May 25, 2006
    Publication date: November 29, 2007
    Inventors: Roy Greeff, David Ovard
  • Patent number: 7287108
    Abstract: The signal integrity of a high speed heavily loaded multidrop memory bus is often degraded due the numerous impedance mismatches. The impedance mismatches causes the bus to exhibit a nonlinear frequency response, which diminishes signal integrity and limits the bandwidth of the bus. A compensating element, such as a capacitor which ties the bus to a reference plane (e.g., a ground potential), or an inductor wired in series with the bus, is located approximately midway between the memory controller and the memory slots. The use of the compensating element equalizes signal amplitudes and minimizes phase errors of signals in an interested frequency range and diminishes the amplitudes of high frequency signals which exhibit high degrees of phase error. The resulting bus structure has increased desirable harmonic content with low phase error, thereby permitting the bus to exhibit better rise time performance and permitting a higher data transfer rate.
    Type: Grant
    Filed: March 9, 2004
    Date of Patent: October 23, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Roy Greeff, Terry R. Lee
  • Publication number: 20060290438
    Abstract: A printed circuit board has a dielectric constant different from the dielectric constant of free space, with at least two microstrip lines routed adjacent to one another on a surface of the printed circuit board. A dielectric coating is applied to at least one of the at least two microstrip lines such that the dielectric constant of the dielectric coating differs from the dielectric constant of free space. In a further embodiment, the dielectric coating comprises a material having a dielectric constant approximately equal to the dielectric constant of the printed circuit board.
    Type: Application
    Filed: July 20, 2006
    Publication date: December 28, 2006
    Inventor: Roy Greeff
  • Publication number: 20060279407
    Abstract: The present invention includes phase shifters, interrogators, methods of shifting a phase angle of a signal, and methods of operating an interrogator. One aspect of the present invention provides a phase shifter including a first power divider configured to receive a signal and provide plural quadrature components of the signal; plural mixers coupled with the first power divider and configured to scale the quadrature components using a phase shift angle; and a second power divider coupled with the mixers and configured to combine the scaled quadrature components to shift the phase angle of the input signal by the phase shift angle.
    Type: Application
    Filed: August 10, 2006
    Publication date: December 14, 2006
    Inventors: Roy Greeff, David Ovard
  • Publication number: 20060267735
    Abstract: A wireless communication system includes an interrogator including a housing including circuitry configured to generate a forward link communication signal; communication circuitry configured to communicate the forward link communication signal; and a communication station remotely located with respect to the housing and configured to receive the forward link communication signal from the communication circuitry and to radiate a forward link wireless signal corresponding to the forward link communication signal; and at least one remote communication device configured to receive the forward link wireless signal.
    Type: Application
    Filed: July 27, 2006
    Publication date: November 30, 2006
    Inventors: David Ovard, Roy Greeff
  • Publication number: 20060224342
    Abstract: A method and system for coupling digital signals from a first location to a second location through respective signal lines includes a mode detector that detects each of the transitions of the digital signals. The mode detector determines respective propagation times of the signals through the signal lines based on the relative transitions of the signals. The mode detector then applies delay values to delay circuits that couple the signals to the signal lines with respective delays corresponding to the delay values. The delay values may be determined by coupling a predetermined pattern of test signals through the signal lines and determining which delay values allow the signals to be most accurately captured at the second location.
    Type: Application
    Filed: March 14, 2005
    Publication date: October 5, 2006
    Inventors: Roy Greeff, David Ovard
  • Publication number: 20060203938
    Abstract: A method and system for generating a reference voltage for memory device signal receivers operates in either a calibration mode or a normal operating mode. In the calibration mode, the magnitude of the reference voltage is incrementally varied, and a digital signal pattern is coupled to the receiver at each reference voltage. An output of the receiver is analyzed to determine if the receiver can accurately pass the signal pattern at each reference voltage level. A range of reference voltages that allow the receiver to accurately pass the signal pattern is recorded, and a final reference voltage is calculated at the approximate midpoint of the range. This final reference voltage is applied to the receiver during normal operation.
    Type: Application
    Filed: May 11, 2006
    Publication date: September 14, 2006
    Inventors: Brent Keeth, Joo Choi, George Pax, Ronnie Harrison, David Ovard, Dragos Dimitriu, Troy Manning, Roy Greeff, Greg King, Brian Johnson
  • Patent number: 7091828
    Abstract: The present invention includes phase shifters, interrogators, methods of shifting a phase angle of a signal, and methods of operating an interrogator. One aspect of the present invention provides a phase shifter including a first power divider configured to receive a signal and provide plural quadrature components of the signal; plural mixers coupled with the first power divider and configured to scale the quadrature components using a phase shift angle; and a second power divider coupled with the mixers and configured to combine the scaled quadrature components to shift the phase angle of the input signal by the phase shift angle.
    Type: Grant
    Filed: August 1, 2003
    Date of Patent: August 15, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Roy Greeff, David K. Ovard
  • Publication number: 20060045206
    Abstract: A method and system for generating a reference voltage for memory device signal receivers operates in either a calibration mode or a normal operating mode. In the calibration mode, the magnitude of the reference voltage is incrementally varied, and a digital signal pattern is coupled to the receiver at each reference voltage. An output of the receiver is analyzed to determine if the receiver can accurately pass the signal pattern at each reference voltage level. A range of reference voltages that allow the receiver to accurately pass the signal pattern is recorded, and a final reference voltage is calculated at the approximate midpoint of the range. This final reference voltage is applied to the receiver during normal operation.
    Type: Application
    Filed: August 30, 2004
    Publication date: March 2, 2006
    Inventors: Brent Keeth, Joo Choi, George Pax, Ronnie Harrison, David Ovard, Dragos Dimitriu, Troy Manning, Roy Greeff, Greg King, Brian Johnson
  • Publication number: 20060023528
    Abstract: A registered memory module includes several memory devices coupled to a register through a plurality of transmission lines forming a symmetrical tree topology. The tree includes several branches each of which includes two transmission lines coupled only at its ends to either another transmission line or one of the memory devices. The branches are arranged in several layers of hierarchy, with the transmission lines in branches having the same hierarchy having the same length. Each transmission line preferably has a characteristic impedance that is half the characteristic impedance of any pair of downstream transmission lines to which it is coupled to provide impedance matching. A dedicated transmission line is used to couple an additional memory device, which may or may not be an error checking memory device, to the register.
    Type: Application
    Filed: September 28, 2005
    Publication date: February 2, 2006
    Inventors: George Pax, Roy Greeff
  • Publication number: 20050235090
    Abstract: A method and associated apparatus is provided for improving the performance of a high speed memory bus by substantially eliminating bus reflections caused by electrical stubs. The stubs are substantially eliminated by connecting system components in a substantially stubless configuration using a looping bus for continuing the looping bus through each device. The invention also provides an interface circuit that enables data communications between devices of different technologies. The interface circuit connects to the looping data bus and includes a circuit for providing voltage level, encoding type, and data rate conversions for data received from the looping data bus and intended for use on a second data bus connected to the interface circuit.
    Type: Application
    Filed: March 22, 2005
    Publication date: October 20, 2005
    Inventors: Terry Lee, Roy Greeff, David Ovard
  • Publication number: 20050190587
    Abstract: A printed circuit board has a dielectric constant different from the dielectric constant of free space, with at least two microstrip lines routed adjacent to one another on a surface of the printed circuit board. A dielectric coating is applied to at least one of the at least two microstrip lines such that the dielectric constant of the dielectric coating differs from the dielectric constant of free space. In a further embodiment, the dielectric coating comprises a material having a dielectric constant approximately equal to the dielectric constant of the printed circuit board.
    Type: Application
    Filed: February 27, 2004
    Publication date: September 1, 2005
    Inventor: Roy Greeff
  • Patent number: 6934785
    Abstract: A method and associated apparatus is provided for improving the performance of a high speed memory bus by substantially eliminating bus reflections caused by electrical stubs. The stubs are substantially eliminated by connecting system components in a substantially stubless configuration using a looping bus for continuing the looping bus through each device. The invention also provides an interface circuit that enables data communications between devices of different technologies. The interface circuit connects to the looping data bus and includes a circuit for providing voltage level, encoding type, and data rate conversions for data received from the looping data bus and intended for use on a second data bus connected to the interface circuit.
    Type: Grant
    Filed: December 22, 2000
    Date of Patent: August 23, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Terry R. Lee, Roy Greeff, David Ovard