Patents by Inventor Se-Hwan Park

Se-Hwan Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11232841
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Grant
    Filed: September 2, 2020
    Date of Patent: January 25, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Se-Hwan Park, Wan-Dong Kim
  • Patent number: 11164632
    Abstract: A nonvolatile memory device includes a memory cell array, an input current generator, an operation cell array and an analog-to-digital converter. The memory cell array includes NAND strings storing multiplicand data, wherein first ends of the NAND strings are connected to bitlines and second ends of the NAND strings output multiplication bits corresponding to bitwise multiplication of the multiplicand data stored in the NAND strings and multiplier data loaded on the bitlines. The input current generator generates input currents. The operation cell array includes switching transistors. Gate electrodes of the switching transistors are connected to the second ends of the NAND strings. The switching transistors selectively sum the input currents based on the multiplication bits to output the output currents. The analog-to-digital converter converts the output currents to digital values.
    Type: Grant
    Filed: February 27, 2021
    Date of Patent: November 2, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Se-Hwan Park
  • Publication number: 20210206483
    Abstract: An air mobility craft is provided. The air mobility craft includes a fuselage that has a boarding space and a boarding gate and a plurality of wings disposed on the fuselage. A plurality of rotors are disposed on the wings. A first number of the plurality of rotors are tilting rotors configured to tilt upward or downward for lifting or cruising of the fuselage and a remaining number of the rotors are lifting rotors.
    Type: Application
    Filed: September 8, 2020
    Publication date: July 8, 2021
    Inventors: Keun Seok Lee, Hyun Woo Jun, Se Hwan Park, Jae Hyung Kim
  • Publication number: 20210210147
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Application
    Filed: March 20, 2021
    Publication date: July 8, 2021
    Inventors: SE-HWAN PARK, WAN-DONG KIM
  • Publication number: 20210183446
    Abstract: A nonvolatile memory device includes a memory cell array, an input current generator, an operation cell array and an analog-to-digital converter. The memory cell array includes NAND strings storing multiplicand data, wherein first ends of the NAND strings are connected to bitlines and second ends of the NAND strings output multiplication bits corresponding to bitwise multiplication of the multiplicand data stored in the NAND strings and multiplier data loaded on the bitlines. The input current generator generates input currents. The operation cell array includes switching transistors. Gate electrodes of the switching transistors are connected to the second ends of the NAND strings. The switching transistors selectively sum the input currents based on the multiplication bits to output the output currents. The analog-to-digital converter converts the output currents to digital values.
    Type: Application
    Filed: February 27, 2021
    Publication date: June 17, 2021
    Inventor: SE-HWAN PARK
  • Patent number: 10971230
    Abstract: A nonvolatile memory device includes a memory cell array, an input current generator, an operation cell array and an analog-to-digital converter. The memory cell array includes NAND strings storing multiplicand data, wherein first ends of the NAND strings are connected to bitlines and second ends of the NAND strings output multiplication bits corresponding to bitwise multiplication of the multiplicand data stored in the NAND strings and multiplier data loaded on the bitlines. The input current generator generates input currents. The operation cell array includes switching transistors. Gate electrodes of the switching transistors are connected to the second ends of the NAND strings. The switching transistors selectively sum the input currents based on the multiplication bits to output the output currents. The analog-to-digital converter converts the output currents to digital values.
    Type: Grant
    Filed: August 24, 2019
    Date of Patent: April 6, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Se-Hwan Park
  • Patent number: 10971235
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Grant
    Filed: April 3, 2020
    Date of Patent: April 6, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Se-Hwan Park, Wan-Dong Kim
  • Patent number: 10889574
    Abstract: The present invention relates to an improved method for producing a diphenylmethane derivative which is effective as a sodium-dependent glucose cotransporter (SGLT) inhibitor, the method being carried out by means of a convergent synthesis method in which each major group is separately synthesized and then coupled. As such, in comparison to a linear synthesis method disclosed in existing documents, the synthesis pathway is compact and yield can be increased, and risk factors inherent in the linear synthesis pathway can be reduced. Furthermore, the crystal form of the compound produced according to the method has superb physicochemical characteristics, and thus can be effectively utilized in fields such as pharmaceutical manufacturing.
    Type: Grant
    Filed: August 30, 2019
    Date of Patent: January 12, 2021
    Assignees: DAEWOONG PHARMACEUTICAL CO., LTD., GREEN CROSS CORPORATION
    Inventors: Hee-kyoon Yoon, Se-Hwan Park, Ji-sung Yoon, Soongyu Choi, Hee Jeong Seo, Eun-Jung Park, Younggyu Kong, Kwang-Seop Song, Min Ju Kim, So Ok Park
  • Publication number: 20200402590
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Application
    Filed: September 2, 2020
    Publication date: December 24, 2020
    Inventors: SE-HWAN PARK, WAN-DONG KIM
  • Publication number: 20200402579
    Abstract: Nonvolatile memory device includes memory cell region including first metal pad, peripheral circuit region including second metal pad, memory cell array, input current generator, operation cell array and analog-to-digital converter. Peripheral circuit region is vertically connected by first and second metal pads. Memory cell array in memory cell region includes NAND strings storing multiplicand data, wherein first ends of NAND strings are connected to bitlines and second ends of NAND strings output multiplication bits corresponding to bitwise multiplication of multiplicand data stored in NAND strings and multiplier data loaded on bitlines. Input current generator generates input currents. Operation cell array in memory cell region includes switching transistors. Gate electrodes of switching transistors are connected to second ends of NAND strings. Switching transistors selectively sum input currents based on multiplication bits to provide output currents.
    Type: Application
    Filed: September 3, 2020
    Publication date: December 24, 2020
    Inventor: SE-HWAN PARK
  • Publication number: 20200234771
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Application
    Filed: April 3, 2020
    Publication date: July 23, 2020
    Inventors: SE-HWAN PARK, WAN-DONG KIM
  • Patent number: 10720218
    Abstract: A method of erasing a memory device, the method of erasing the memory device including: performing, in a first erase period, a first erase operation on memory cells respectively connected to a plurality of word lines, wherein at least one of the memory cells, which is included in a memory block, is not erase-passed; determining, after the first erase period, an erase operation speed by applying a verify voltage to at least one of the plurality of word lines, and determining an effective erasing time for each word line based on the determined erase operation speed; and performing, in a second erase period, a second erase operation on the memory cells respectively connected to the plurality of word lines based on the determined effective erasing times.
    Type: Grant
    Filed: September 6, 2019
    Date of Patent: July 21, 2020
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Ji-yoon Park, Wan-dong Kim, Seung-bum Kim, Deok-woo Lee, You-se Kim, Se-hwan Park, Jin-woo Park
  • Patent number: 10712933
    Abstract: Provided is a terminal allowing a user to easily search for and execute an application, and a method of controlling the terminal. The method includes displaying a first output screen including a screen of an application; receiving a first gesture; displaying a second output screen including a keyboard interface, according to the received first gesture; receiving a search word via the keyboard interface; displaying a third output screen including a list of applications searched by using the received search word; receiving a second gesture; and executing at least one application from among the applications, according to the received second gesture.
    Type: Grant
    Filed: May 18, 2016
    Date of Patent: July 14, 2020
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Sung-wook Park, Se-hwan Park, Jae-yong Lee
  • Publication number: 20200211649
    Abstract: A nonvolatile memory device includes a memory cell array, an input current generator, an operation cell array and an analog-to-digital converter. The memory cell array includes NAND strings storing multiplicand data, wherein first ends of the NAND strings are connected to bitlines and second ends of the NAND strings output multiplication bits corresponding to bitwise multiplication of the multiplicand data stored in the NAND strings and multiplier data loaded on the bitlines. The input current generator generates input currents. The operation cell array includes switching transistors. Gate electrodes of the switching transistors are connected to the second ends of the NAND strings. The switching transistors selectively sum the input currents based on the multiplication bits to output the output currents. The analog-to-digital converter converts the output currents to digital values.
    Type: Application
    Filed: August 24, 2019
    Publication date: July 2, 2020
    Inventor: SE-HWAN PARK
  • Publication number: 20200144688
    Abstract: The present disclosure relates to a method of manufacturing a positive electrode complex for lithium air batteries, wherein a large amount of positive electrode active material including no binder is stacked on a separator through vacuum filtration, instead of using a conventional casting method, to form a positive electrode complex, thereby improving the discharge capacity and high rate characteristics thereof and thus improving the lifespan characteristics of a battery, a method of manufacturing a lithium air battery using the positive electrode complex, and a lithium air battery including the positive electrode complex.
    Type: Application
    Filed: August 8, 2019
    Publication date: May 7, 2020
    Inventors: Yong Gu KIM, Young Joo LEE, Se Hwan PARK, Yun Jung LEE
  • Patent number: 10640496
    Abstract: The present invention relates to an improved method for producing a diphenylmethane derivative which is effective as a sodium-dependent glucose cotransporter (SGLT) inhibitor, the method being carried out by means of a convergent synthesis method in which each major group is separately synthesized and then coupled. As such, in comparison to a linear synthesis method disclosed in existing documents, the synthesis pathway is compact and yield can be increased, and risk factors inherent in the linear synthesis pathway can be reduced. Furthermore, the crystal form of the compound produced according to the method has superb physicochemical characteristics, and thus can be effectively utilized in fields such as pharmaceutical manufacturing.
    Type: Grant
    Filed: June 15, 2017
    Date of Patent: May 5, 2020
    Assignees: DAEWOONG PHARMACEUTICAL CO., LTD., GREEN CROSS CORPORATION
    Inventors: Hee-kyoon Yoon, Se-Hwan Park, Ji-sung Yoon, Soongyu Choi, Hee Jeong Seo, Eun-Jung Park, Younggyu Kong, Kwang-Seop Song, Min Ju Kim, So Ok Park
  • Patent number: 10614891
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Grant
    Filed: June 11, 2018
    Date of Patent: April 7, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Se-Hwan Park, Wan-Dong Kim
  • Publication number: 20190392904
    Abstract: A method of erasing a memory device, the method of erasing the memory device including: performing, in a first erase period, a first erase operation on memory cells respectively connected to a plurality of word lines, wherein at least one of the memory cells, which is included in a memory block, is not erase-passed; determining, after the first erase period, an erase operation speed by applying a verify voltage to at least one of the plurality of word lines, and determining an effective erasing time for each word line based on the determined erase operation speed; and performing, in a second erase period, a second erase operation on the memory cells respectively connected to the plurality of word lines based on the determined effective erasing times.
    Type: Application
    Filed: September 6, 2019
    Publication date: December 26, 2019
    Inventors: JI-YOON PARK, Wan-dong KIM, Seung-bum KIM, Deok-woo LEE, You-se KIM, Se-hwan PARK, Jin-woo PARK
  • Publication number: 20190382390
    Abstract: The present invention relates to an improved method for producing a diphenylmethane derivative which is effective as a sodium-dependent glucose cotransporter (SGLT) inhibitor, the method being carried out by means of a convergent synthesis method in which each major group is separately synthesized and then coupled. As such, in comparison to a linear synthesis method disclosed in existing documents, the synthesis pathway is compact and yield can be increased, and risk factors inherent in the linear synthesis pathway can be reduced. Furthermore, the crystal form of the compound produced according to the method has superb physicochemical characteristics, and thus can be effectively utilized in fields such as pharmaceutical manufacturing.
    Type: Application
    Filed: August 30, 2019
    Publication date: December 19, 2019
    Applicants: DAEWOONG PHARMACEUTICAL CO., LTD., GREEN CROSS CORPORATION
    Inventors: Hee-kyoon YOON, Se-Hwan PARK, Ji-sung YOON, Soongyu CHOI, Hee Jeong SEO, Eun-Jung PARK, Younggyu KONG, Kwang-Seop SONG, Min Ju KIM, So Ok PARK
  • Patent number: 10438666
    Abstract: A method of erasing a memory device, the method of erasing the memory device including: performing, in a first erase period, a first erase operation on memory cells respectively connected to a plurality of word lines, wherein at least one of the memory cells, which is included in a memory block, is not erase-passed; determining, after the first erase period, an erase operation speed by applying a verify voltage to at least one of the plurality of word lines, and determining an effective erasing time for each word line based on the determined erase operation speed; and performing, in a second erase period, a second erase operation on the memory cells respectively connected to the plurality of word lines based on the determined effective erasing times.
    Type: Grant
    Filed: July 24, 2018
    Date of Patent: October 8, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ji-yoon Park, Wan-dong Kim, Seung-bum Kim, Deok-woo Lee, You-se Kim, Se-hwan Park, Jin-woo Park