Patents by Inventor Seung Jun Bae

Seung Jun Bae has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8437216
    Abstract: Embodiments may be directed to a method of operating a semiconductor device, the method including receiving a first write training command, receiving a first write data responsive to the first write training command through a first data line, and transmitting the first write data through a second data line. Transmitting the first write data is performed without an additional training command.
    Type: Grant
    Filed: October 11, 2011
    Date of Patent: May 7, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Young Oh, Young-Soo Sohn, Seung-Jun Bae, Kwang-Il Park
  • Patent number: 8400818
    Abstract: A voltage-controlled oscillator includes an oscillating unit configured to output first and second output clock signals at first and second nodes, respectively, the first and second output clock signals having a frequency that is variable in response to a control voltage. An active element unit connected to the oscillating unit is configured to maintain oscillation of the oscillating unit. A bias current generating unit connected to the active element unit at a bias node provides a bias current to the bias node and is adapted to adjust the bias current in response to a control code. First and second capacitor blocks connected to the oscillating unit and the active element unit provide first and second load capacitances, respectively, to the first and second nodes, respectively, in response to the control code.
    Type: Grant
    Filed: May 17, 2011
    Date of Patent: March 19, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ho-Seok Seol, Seung-Jun Bae, Sang-Hyup Kwak
  • Patent number: 8395955
    Abstract: A memory interface circuit is provided, comprising: a first signal output circuit configured to output a first signal via a first signal line to a first I/O terminal; a second signal output circuit configured to output a second signal via a second signal line to a second I/O terminal; and a noise cancellation circuit having at least one phase adjusting element and at least one gain adjusting element to reduce a noise signal induced on the second signal line due to the presence of the first signal on the first signal line, wherein the second signal line is disposed adjacent to the first signal line.
    Type: Grant
    Filed: November 17, 2010
    Date of Patent: March 12, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Young Oh, Seung-Jun Bae, Kwnag-Il Park
  • Patent number: 8390317
    Abstract: An integrated circuit (IC) device, system and related method of communicating data are described. The IC device includes; a data port configured to provide output data to a channel and receive input data from the channel, an impedance matching circuit connected to the data port and configured to operate as an output driver circuit when the output data is being transmitted and as an on die termination circuit when the input data is being received, and an active inductive bias circuit connected to the data port in parallel with the impedance matching circuit, and configured to adjust the impedance of the data port to the channel during transmission of the output data as a function of output data frequency and adjust the impedance of the data port to the channel during receipt of the input data as a function of input data frequency.
    Type: Grant
    Filed: July 8, 2010
    Date of Patent: March 5, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-jun Bae, Young-sik Kim, Sang-hyup Kwak
  • Publication number: 20130009685
    Abstract: A data I/O interface for an integrated circuit device includes a noise detector receiving a power supply voltage, detecting a power supply voltage noise component, and providing a clock delay control signal in response to detected power supply voltage noise component. The data I/O interface also includes a clock delay circuit providing a delayed clock signal in response to the clock delay control signal, and a data transfer circuit powered by the power supply voltage and providing output data synchronously with the delayed clock signal.
    Type: Application
    Filed: September 13, 2012
    Publication date: January 10, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Jun BAE, Kwang Il PARK, Young-Sik KIM, Sang Hyup KWAK
  • Patent number: 8339877
    Abstract: A semiconductor memory device comprises a variable delay unit and a data trainer. The variable delay unit is configured to generate a write data signal by delaying a write data driving signal by different amounts of time depending on whether the semiconductor memory device is in a data training mode or a normal operating mode, and further configured to generate a read data driving signal by delaying a read data signal by different amounts of time in the data training mode and the normal operating mode. The data trainer is configured to be activated in the data training mode, and while activated, receive the write data signal, compare the write data signal with a predetermined write pattern, perform a data training mode operation, and output the read data signal with a predetermined read pattern.
    Type: Grant
    Filed: April 21, 2010
    Date of Patent: December 25, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Hyup Kwak, Seung-Jun Bae, Young-Sik Kim
  • Patent number: 8335291
    Abstract: A semiconductor device, a parallel interface system and methods thereof are provided.
    Type: Grant
    Filed: February 4, 2011
    Date of Patent: December 18, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Jun Bae, Seong-Jin Jang, Beom-Sig Cho
  • Patent number: 8321640
    Abstract: A data mask system includes a processor providing control signals including a command signal, an address signal, and a data signal, a data mask processor receiving the control signals and providing either write data or masked data in response to the control signals, and generating data mask information and a data mask selection signal from at least one of the control signals, and a data mask register unit receiving the data mask selection signal, storing the data mask information, selecting a subset of the stored data mask information in response to the data mask selection signal, and returning selected data mask information to the data mask processor. The data mask processor receives the selected data mask information from the data mask register unit and provides the masked data as a result of performing a data mask operation on the data signal according to the selected data mask information.
    Type: Grant
    Filed: May 17, 2010
    Date of Patent: November 27, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-hyup Kwak, Kwang-il Park, Seung-jun Bae
  • Patent number: 8306169
    Abstract: A semiconductor device includes a selection circuit and a phase detector. The selection circuit, in response to a first selection signal output from a controller, outputs as a timing signal a first clock signal output from the controller or an output signal of a PLL using the first clock signal as a first input. The phase detector generates a voltage signal indicating a phase difference between a second clock signal output from the controller and the timing signal output from the selection circuit. The semiconductor device further includes a data port, a memory core storing data, and a serializer, in response to the timing signal output from the selection circuit, serializing the data output from the memory core and outputting serialized data to the controller via the data port. The first selection signal is generated by the controller based on at least one of the voltage signal and the data output to the controller via the data port.
    Type: Grant
    Filed: January 8, 2009
    Date of Patent: November 6, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin Gook Kim, Dae Hyun Chung, Seung Jun Bae, Seung Hoon Lee, Won Hwa Shin
  • Patent number: 8269537
    Abstract: A data I/O interface for an integrated circuit device includes a noise detector receiving a power supply voltage, detecting a power supply voltage noise component, and providing a clock delay control signal in response to detected power supply voltage noise component. The data I/O interface also includes a clock delay circuit providing a delayed clock signal in response to the clock delay control signal, and a data transfer circuit powered by the power supply voltage and providing output data synchronously with the delayed clock signal.
    Type: Grant
    Filed: April 6, 2010
    Date of Patent: September 18, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung Jun Bae, Kwang II Park, Young-Sik Kim, Sang Hyup Kwak
  • Patent number: 8254201
    Abstract: A semiconductor memory device includes a memory cell array, a controller, and a data input/output (I/O) unit. The memory cell array includes a plurality of memory cells and is configured to store data. The controller is configured to enable a write clock signal in response to an active command when a write latency of the semiconductor device is less than a reference write latency and disable the write clock signal during a disabling period in which read data is output from the semiconductor device. The data I/O unit is configured to receive data in response to the write clock signal and output the data to the memory cell array.
    Type: Grant
    Filed: June 10, 2010
    Date of Patent: August 28, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Soo Sohn, Kwang-Il Park, Kyoung-Ho Kim, Seung-Jun Bae
  • Patent number: 8242819
    Abstract: A method and apparatus for tuning a phase of a data clock signal having a different frequency than a main clock signal. The method of tuning includes coarse tuning by receiving the data clock signal, dividing the data clock signal to generate a frequency-divided clock signal having a same frequency as the main clock signal, repeatedly shifting the frequency-divided clock signal to generate multiphase frequency-divided clock signals at a predetermined phase interval, comparing a phase of each of the multiphase frequency-divided clock signals with a phase of the main clock signal, and determining a phase shift amount based on a comparison result, and fine tuning by comparing a phase of a multiphase frequency-divided clock signal corresponding to the phase shift amount with the phase of the main clock signal and adjusting the phase of the data clock signal by a predetermined phase step based on the comparison result.
    Type: Grant
    Filed: March 7, 2011
    Date of Patent: August 14, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung Jun Bae, Kwang Il Park, Sam Young Bang, Gil Shin Moon, Ki Woong Yeom
  • Patent number: 8199035
    Abstract: A data communication device or system includes a preamble unit and a data interface. The preamble unit generates or detects a first preamble having a first length for a first data line, and generates or detects a second preamble having a second length for a second data line. The first length is different from the second length, and data on the first and second data lines form parallel data. The data interface communicates a first data with the first preamble via the first data line and communicates a second data with the second preamble via the second data line. The respective length and/or respective pattern of each preamble are adjustable and/or programmable.
    Type: Grant
    Filed: March 22, 2011
    Date of Patent: June 12, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Jun Bae, Kwang-Chol Choe, Se-Won Seo
  • Patent number: 8180939
    Abstract: A memory device is configured to operate in first and second data input/output modes. The memory device includes a first electrode pad, a second electrode pad, a clock signal line, a first switching unit, and a second switching unit. The clock signal line is configured to transmit a clock to an integrated circuit inside the memory device. The first switching unit switches to electrically connect the first electrode pad and the clock signal line in response to a control signal occurring for the first data input/output mode. The second switching unit switches to electrically connect the second electrode pad and the clock signal line in response to an inverse signal of the control signal occurring for the second data input/output mode.
    Type: Grant
    Filed: January 25, 2011
    Date of Patent: May 15, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-gook Kim, Kwang-il Park, Seung-jun Bae
  • Patent number: 8169411
    Abstract: A touch screen device and an operating method thereof are provided. More specifically, a touch screen device is provided which allows a user to selectively restrict input through a touch screen. The touch screen device includes a screen that includes a display configured to display images thereon and a detector configured to detect a touch on the display and convert the touch into an electrical signal, and a controller configured to cause images to be displayed on the display and receive and process signals from the detector. Further, a user may determine whether the controller is operated according to the signal input into the detector. The determination may be made either by a switch separately installed on an earphone or by inputting a signal into the detector by a user.
    Type: Grant
    Filed: December 28, 2006
    Date of Patent: May 1, 2012
    Assignee: LG Electronics Inc.
    Inventors: Ho Joo Park, Seung Jun Bae, Yoon Hee Koo, Seong Cheol Kang
  • Publication number: 20120099383
    Abstract: A data output buffer includes a driving unit and a control unit. The driving unit selectively performs a termination operation that provides a termination impedance to a transmission line coupled to an external pin, and a driving operation that provides a drive impedance to the transmission line while outputting read data. The control unit adjusts a value of the termination impedance and a value of the drive impedance based on an output voltage at the external pin during a termination mode, and controls the driving unit to selectively perform one of the termination operation and the driving operation during a driving mode.
    Type: Application
    Filed: September 22, 2011
    Publication date: April 26, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Si-Hong Kim, Seung-Jun Bae, Jin-Il Lee, Kwang-Il Park
  • Patent number: 8161331
    Abstract: A data training system and method thereof are provided. The example data training system may include a memory controller transmitting a given data pattern to a memory device, the memory controller first determining whether an error is present within the transmitted data pattern based on at least one error detection code, the at least one error detection code based on at least one of the given data pattern and the transmitted data pattern and second determining a data delay time for reducing an amount of skew based on whether the first determining step determines an error to be present within the transmitted data pattern.
    Type: Grant
    Filed: December 3, 2007
    Date of Patent: April 17, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-jun Bae, Seong-jin Jang
  • Patent number: 8159275
    Abstract: A phase-locked loop (PLL) having a bias generator capable of reducing noise is provided. In the PLL, a voltage controlled oscillator is driven using a regulator. The bias generator, which applies a bias voltage to the regulator, is configured to have opposite power noise characteristics to the power noise characteristics of the regulator, such that the occurrence of jitter in the PLL is reduced.
    Type: Grant
    Filed: November 30, 2009
    Date of Patent: April 17, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Sik Kim, Seung-Jun Bae, Sang-Hyup Kwak
  • Publication number: 20120086490
    Abstract: An integrated circuit device includes an external power supply input configured to be coupled to an external power supply and a digital circuit, such as a clock signal generator circuit, that generates noise at a power supply input thereof. The device further includes a replica load circuit and a power supply circuit coupled to the external power supply input, to a power supply input of the digital circuit and to a power supply input of the replica load circuit. The power supply circuit is configured to selectively couple the external power supply node to the power supply input of the digital circuit responsive to a voltage at the power supply input of the replica load circuit. The replica load circuit may be configured to provide a load that varies responsive to a voltage at the power supply input of the digital circuit.
    Type: Application
    Filed: September 22, 2011
    Publication date: April 12, 2012
    Inventors: Su-yeon Doo, Seung-jun Bae, Kwang-il Park, Young-soo Sohn
  • Publication number: 20120087194
    Abstract: Embodiments may be directed to a method of operating a semiconductor device, the method including receiving a first write training command, receiving a first write data responsive to the first write training command through a first data line, and transmitting the first write data through a second data line. Transmitting the first write data is performed without an additional training command.
    Type: Application
    Filed: October 11, 2011
    Publication date: April 12, 2012
    Inventors: Tae-Young OH, Young-Soo SOHN, Seung-Jun BAE, Kwang-Il PARK