Patents by Inventor Seung Jun Bae

Seung Jun Bae has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120087194
    Abstract: Embodiments may be directed to a method of operating a semiconductor device, the method including receiving a first write training command, receiving a first write data responsive to the first write training command through a first data line, and transmitting the first write data through a second data line. Transmitting the first write data is performed without an additional training command.
    Type: Application
    Filed: October 11, 2011
    Publication date: April 12, 2012
    Inventors: Tae-Young OH, Young-Soo SOHN, Seung-Jun BAE, Kwang-Il PARK
  • Patent number: 8151010
    Abstract: A memory device is configured to operate in first and second data input/output modes. The memory device includes a first electrode pad, a second electrode pad, a clock signal line, a first switching unit, and a second switching unit. The clock signal line is configured to transmit a clock to an integrated circuit inside the memory device. The first switching unit switches to electrically connect the first electrode pad and the clock signal line in response to a control signal occurring for the first data input/output mode. The second switching unit switches to electrically connect the second electrode pad and the clock signal line in response to an inverse signal of the control signal occurring for the second data input/output mode.
    Type: Grant
    Filed: October 12, 2010
    Date of Patent: April 3, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-gook Kim, Kwang-il Park, Seung-jun Bae
  • Publication number: 20120063242
    Abstract: A data receiver in a memory device includes an integration unit, a sense amplification unit and a latch unit. The integration unit integrates a data signal to generate a first equalization signal in response to a sampling feedback signal. The data signal includes a plurality of data that are sequentially received. The sense amplification unit senses the first equalization signal to generate a second equalization signal in response to a sensing feedback signal.
    Type: Application
    Filed: June 17, 2011
    Publication date: March 15, 2012
    Inventors: DAE-HYUN KIM, Seung-Jun Bae
  • Patent number: 8115739
    Abstract: A touch screen device and an operating method thereof are provided. More specifically, a touch screen device is provided which allows a user to selectively restrict input through a touch screen. The touch screen device includes a screen that includes a display configured to display images thereon and a detector configured to detect a touch on the display and convert the touch into an electrical signal, and a controller configured to cause images to be displayed on the display and receive and process signals from the detector. Further, a user may determine whether the controller is operated according to the signal input into the detector. The determination may be made either by a switch separately installed on an earphone or by inputting a signal into the detector by a user.
    Type: Grant
    Filed: April 17, 2007
    Date of Patent: February 14, 2012
    Assignee: LG Electronics Inc.
    Inventors: Ho Joo Park, Seung Jun Bae, Yoon Hee Koo, Seong Cheol Kang
  • Publication number: 20110309468
    Abstract: A semiconductor chip package includes a substrate, a first layer disposed on the substrate and a second layer substantially similar to and disposed on the first layer. The first layer has a first input/output (I/O) circuit, a first through-via connected to the first input/output (I/O) circuit and a second through-via that is not connected to the first I/O circuit. The second layer has a second I/O circuit, a third through-via connected to the second I/O circuit and a fourth through-via that is not connected to the second I/O circuit. The first through-via is connected to the fourth through-via, and the second through-via is connected to the third through-via. The package maybe fabricated by stacking the layers, and changing the orientation of the second layer relative to the first to ensure that the first through-via is connected to the fourth through-via, and the second through-via is connected to the third through-via.
    Type: Application
    Filed: April 18, 2011
    Publication date: December 22, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tae-young Oh, Kwang-il Park, Seung-jun Bae, Yun-seok Yang, Young-soo Sohn, Si-hong Kim
  • Publication number: 20110310659
    Abstract: A voltage-controlled oscillator includes an oscillating unit configured to output first and second output clock signals at first and second nodes, respectively, the first and second output clock signals having a frequency that is variable in response to a control voltage. An active element unit connected to the oscillating unit is configured to maintain oscillation of the oscillating unit. A bias current generating unit connected to the active element unit at a bias node provides a bias current to the bias node and is adapted to adjust the bias current in response to a control code. First and second capacitor blocks connected to the oscillating unit and the active element unit provide first and second load capacitances, respectively, to the first and second nodes, respectively, in response to the control code.
    Type: Application
    Filed: May 17, 2011
    Publication date: December 22, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ho-Seok Seol, Seung-Jun Bae, Sang-Hyup Kwak
  • Publication number: 20110298499
    Abstract: An internal voltage generator includes a comparison unit, a driving circuit and a bias unit. The comparison unit compares a reference voltage and an internal voltage and is configured to output a comparison voltage, which is based on a difference between the reference voltage and the internal voltage. The driving circuit receives the comparison voltage and an external power supply voltage and is configured to output the internal voltage to an output node in response to the comparison voltage. The bias unit receives the internal voltage and is configured to adaptively adjust a bias current that flows through the bias unit to drive the comparison unit, in consideration of a level of the internal voltage.
    Type: Application
    Filed: May 18, 2011
    Publication date: December 8, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ho-Seok Seol, Seung-Jun Bae
  • Publication number: 20110292742
    Abstract: A stacked semiconductor memory device according to the inventive concepts may include a plurality of memory chips stacked above a processor chip, a plurality of TSVs, and I/O buffers. The TSVs may pass through the memory chips and are connected to the processor chip. I/O buffers may be coupled between all or part of the memory chips and the TSVs and may be selectively activated on the basis of defective states of the TSVs.
    Type: Application
    Filed: April 13, 2011
    Publication date: December 1, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tae-Young Oh, Kwang-il Park, Yun-Seok Yang, Young-Soo Sohn, Si-Hong Kim, Seung-Jun Bae
  • Patent number: 8045663
    Abstract: A data transmission/reception system can lessen a skew between data and clock signal by substantially reducing a data reception error. The data transmission/reception system using a first clock signal and a second clock signal having a phase difference corresponding to a half of data bit period as compared with the first clock signal includes a skew information extracting unit and a timing control unit. The skew information extracting unit obtains and outputs skew edge information data necessary for a skew removal by sampling data transmitted in a training operating mode as one of the first and second clock signals in a receiving side. The timing control unit receives the skew edge information data through a transmitting side, and compares its phase with a phase of the transmitted data and controls a timing between transmission data and a transmission sampling clock signal applied to a transmission output unit according to the phase comparison result.
    Type: Grant
    Filed: February 12, 2008
    Date of Patent: October 25, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Jun Bae, Kwang-Il Park, Seong-jin Jang
  • Publication number: 20110249513
    Abstract: DC balance encoded data is transmitted by transmitting a preamble of dummy data that is configured to provide an intermediate number of bits of a given logic value that is at least one bit of the given logic value but less than a maximum number of bits of the given logic value in the DC balance encoded data, to thereby reduce the simultaneous switching noise that is caused by transmission of a first word of DC balance encoded data. The preamble may contain one or more words of fixed and/or variable dummy data.
    Type: Application
    Filed: June 13, 2011
    Publication date: October 13, 2011
    Inventors: Seung-Jun Bae, Seong-Jin Jang
  • Publication number: 20110242916
    Abstract: An on-die termination circuit includes a termination resistor unit connected to an external pin, and a termination control unit connected to the termination resistor unit. The termination resistor unit provides termination impedance to a transmission line connected to the external pin. The termination control unit varies the termination impedance in response to a plurality of bits of strength code associated with a data rate.
    Type: Application
    Filed: March 15, 2011
    Publication date: October 6, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ho-Seok Seol, Young-Soo Sohn, Dong-Min Kim, Jin-Il Lee, Kwang-II Park, Seung-Jun Bae, Sang-Hyup Kwak
  • Publication number: 20110242924
    Abstract: A semiconductor memory device includes a memory cell array, an address control unit and a logic circuit. The memory cell array includes a plurality of banks which are divided into a first bank block and a second bank block. The address control unit accesses the memory cell array. The logic circuit controls the address control unit based on a command and an address signal such that the first and second bank blocks commonly operate in a first operation mode, and the first and second bank blocks individually operate in a second operation mode.
    Type: Application
    Filed: April 1, 2011
    Publication date: October 6, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-Min KIM, Young-Soo SOHN, Seung-Jun BAE, Kwang-Il PARK
  • Publication number: 20110243289
    Abstract: A method of tuning a phase of a clock signal includes performing data training on a plurality of data pins through which data are input and output, in synchronization with a data clock signal; determining one of the data pins to be a representative pin; performing clock and data recovery (CDR) on read data of the representative pin; and adjusting a phase of the data clock signal based on the CDR.
    Type: Application
    Filed: March 17, 2011
    Publication date: October 6, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ho-Seok Seol, Young-Soo Sohn, Dong-Min Kim, Kwang-Il Park, Seung-Jun Bae
  • Publication number: 20110246857
    Abstract: A memory system includes a memory controller and a memory device. The memory device exchanges data through a first channel with the memory controller, exchanges a first cyclic redundancy check (CRC) code associated with the data through a second channel with the memory controller, and receives a command/address packet including a second CRC code associated with a command/address from the memory controller through a third channel.
    Type: Application
    Filed: April 1, 2011
    Publication date: October 6, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung-Jun Bae, Kwang-Il Park, Young-Soo Sohn, Young-Hyun Jun, Joo-Sun Choi, Tae-Young Oh
  • Patent number: 8028251
    Abstract: A touch screen device and a method of operation are provided. The device and method allow for scrolling and selection of files from a file list, and for skipping or reversing an execution order of the selected files simply by performing a drag on a touch screen. The method of selecting files on the touch screen device includes detecting a diagonal drag on a screen, selecting file(s) included within a corresponding range, and skipping file(s) within the range. The method may also include changing an execution order of the selected file(s) when a drag with a return trajectory is detected. The method may also include scrolling through the file list in accordance with a direction and speed of the drag. The device and method allows a plurality of files to be selected and skipped at a time, and a desired file to be rapidly and easily located.
    Type: Grant
    Filed: December 28, 2006
    Date of Patent: September 27, 2011
    Assignee: LG Electronics Inc.
    Inventors: Ho Joo Park, Ji Suk Chae, Young Ho Ham, Kyung Hee Yoo, Ji Ae Kim, Yu Mi Kim, Sang Hyun Shin, Seung Jun Bae, Yoon Hee Koo, Jun Hee Kim, Seong Cheol Kang
  • Patent number: 8004328
    Abstract: An AC-coupling phase interpolator and a DLL using the same are provided. The AC-coupling phase interpolator includes a coupling capacitor generating and outputting a coupling signal by AC-coupling to an interpolation signal obtained by phase-interpolating an input signal. Thereby, it is possible to correct duty of an input signal and adjust the level of an output signal.
    Type: Grant
    Filed: September 30, 2009
    Date of Patent: August 23, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Gook Kim, Kwang-II Park, Seung-Jun Bae, Si-Hong Kim, Dae-Hyun Chung
  • Publication number: 20110185219
    Abstract: A memory device is configured to operate in first and second data input/output modes. The memory device includes a first electrode pad, a second electrode pad, a clock signal line, a first switching unit, and a second switching unit. The clock signal line is configured to transmit a clock to an integrated circuit inside the memory device. The first switching unit switches to electrically connect the first electrode pad and the clock signal line in response to a control signal occurring for the first data input/output mode. The second switching unit switches to electrically connect the second electrode pad and the clock signal line in response to an inverse signal of the control signal occurring for the second data input/output mode.
    Type: Application
    Filed: January 25, 2011
    Publication date: July 28, 2011
    Inventors: Jin-gook Kim, Kwang-il Park, Seung-jun Bae
  • Patent number: 7986251
    Abstract: An input/output (IO) interface includes a data encoder which encodes each of a plurality of pieces of parallel data having different timings and generates a plurality of pieces of encoded data, and an alternating current (AC) coupling transmission unit which transmits the plurality of encoded data in an AC coupling method. The data encoder compares first parallel data with second parallel data from among the plurality of pieces of parallel data on a bit-by-bit basis and obtains the number of bits whose logic states have transited between the first parallel data and the second parallel data. When the number of bits whose logic states have transited is greater than or equal to a reference number of bits, the data encoder inverts bit values of the second parallel data to generate the encoded data. When the number of bits whose logic states have transited is less than the reference number of bits, the data encoder maintains the bit values of the second parallel data to generate the encoded data.
    Type: Grant
    Filed: August 25, 2009
    Date of Patent: July 26, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-jun Bae, Young-hyun Jun, Joo-sun Choi, Kwang-il Park, Sang-hyup Kwak
  • Publication number: 20110170620
    Abstract: A data communication device or system includes a preamble unit and a data interface. The preamble unit generates or detects a first preamble having a first length for a first data line, and generates or detects a second preamble having a second length for a second data line. The first length is different from the second length, and data on the first and second data lines form parallel data. The data interface communicates a first data with the first preamble via the first data line and communicates a second data with the second preamble via the second data line. The respective length and/or respective pattern of each preamble are adjustable and/or programmable.
    Type: Application
    Filed: March 22, 2011
    Publication date: July 14, 2011
    Inventors: Seung-Jun Bae, Kwang-Chol Choe, Se-Won Seo
  • Publication number: 20110158011
    Abstract: A memory interface circuit is provided, comprising: a first signal output circuit configured to output a first signal via a first signal line to a first I/O terminal; a second signal output circuit configured to output a second signal via a second signal line to a second I/O terminal; and a noise cancellation circuit having at least one phase adjusting element and at least one gain adjusting element to reduce a noise signal induced on the second signal line due to the presence of the first signal on the first signal line, wherein the second signal line is disposed adjacent to the first signal line.
    Type: Application
    Filed: November 17, 2010
    Publication date: June 30, 2011
    Inventors: Tae-Young Oh, Seung-Jun Bae, Kwnag-Il Park