Patents by Inventor Tony P. Chiang

Tony P. Chiang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9070867
    Abstract: Non-volatile resistive-switching memories are described, including a memory element having a first electrode, a second electrode, a metal oxide between the first electrode and the second electrode. The metal oxide switches using bulk-mediated switching, has a bandgap greater than 4 electron volts (eV), has a set voltage for a set operation of at least one volt per one hundred angstroms of a thickness of the metal oxide, and has a leakage current density less than 40 amps per square centimeter (A/cm2) measured at 0.5 volts (V) per twenty angstroms of the thickness of the metal oxide.
    Type: Grant
    Filed: November 21, 2014
    Date of Patent: June 30, 2015
    Assignee: Intermolecular, Inc.
    Inventors: Prashant B Phatak, Tony P. Chiang, Pragati Kumar, Michael Miller
  • Publication number: 20150176122
    Abstract: Ternary oxides, nitrides and oxynitrides of the form (a)(b)OxNy are formed by ALD or CVD when the reaction temperature ranges of the (a) precursor and the (b) precursor do not overlap. Chemically-reacted sub-layers, e.g., (a)OxNy, are formed by reacting the lower-temperature precursor with O and/or N at a temperature within its reaction range. Physisorbed sub-layers (e.g., (b) or (b)+ligand) are formed between the chemically-reacted sub-layers by allowing the higher-temperature precursor to physically adsorb to the low-temperature surface. When the desired sub-layers are formed, the substrate is heated to a temperature at which the higher-temperature precursor reacts (optionally in the presence of more O and/or N) to form (a)(b)OxNy. Quarternary and more complex compounds can be similarly formed.
    Type: Application
    Filed: December 20, 2013
    Publication date: June 25, 2015
    Applicant: Intermolecular Inc.
    Inventors: Chien-Lan Hsueh, Tony P. Chiang, Randall J. Higuchi, Kurt Pang
  • Publication number: 20150179487
    Abstract: In some embodiments, apparatus are provided that provide for flexible processing in high productivity combinatorial (HPC) system. The apparatus allow for interchangeable functionality that includes deposition, plasma treatment, ion beam treatment, in-situ annealing, and in-situ metrology. The apparatus are designed so that the functionality may be integrated within a single processing chamber for enhanced flexibility.
    Type: Application
    Filed: December 19, 2013
    Publication date: June 25, 2015
    Applicant: Intermolecular, Inc.
    Inventors: Chen-An Chen, Tony P. Chiang, Frank Greer, Martin Romero, James Tsung
  • Publication number: 20150170908
    Abstract: Provided are apparatus for high productivity combinatorial (HPC) processing of semiconductor substrates and HPC methods. An apparatus includes a showerhead and two or more self-controlled one-way valves connected to the showerhead and used for controlling flow of different processing gases into the showerhead. The self-controlled one-way valves are not externally controlled by any control systems. Instead, these valves open and close in response to preset conditions, such as pressure differentials and/or flow differentials. One example of such self-controlled one-way valves is a check valve. These valves generally allow the flow only in one direction, i.e., into the showerhead. Furthermore, lack of external controls and specific mechanical designs allow positioning these self-controlled one-way valves in close proximity to the showerhead thereby reducing the dead volume between the valves and the showerhead and also operating these valves at high temperatures.
    Type: Application
    Filed: December 17, 2013
    Publication date: June 18, 2015
    Applicant: Intermolecular Inc.
    Inventors: Chien-Lan Hsueh, Chen-An Chen, Tony P. Chiang, Martin Romero, James Tsung
  • Publication number: 20150162530
    Abstract: Embodiments of the invention generally include a method of forming a nonvolatile memory device that contains a resistive switching memory element that has an improved device switching performance and lifetime, due to the addition of a current limiting component disposed therein. In one embodiment, the current limiting component comprises at least one layer of resistive material that is configured to improve the switching performance and lifetime of the formed resistive switching memory element. The electrical properties of the formed current limiting layer, or resistive layer, are configured to lower the current flow through the variable resistance layer during the logic state programming steps (i.e., “set” and “reset” steps) by adding a fixed series resistance in the formed resistive switching memory element found in the nonvolatile memory device.
    Type: Application
    Filed: February 19, 2015
    Publication date: June 11, 2015
    Inventors: Yun Wang, Tony P. Chiang, Imran Hashim
  • Patent number: 9054032
    Abstract: An embodiment of the present invention sets forth an embedded resistive memory cell that includes a first stack of deposited layers, a second stack of deposited layers, a first electrode disposed under a first portion of the first stack, and a second electrode disposed under a second portion of the first stack and extending from under the second portion of the first stack to under the second stack. The second electrode is disposed proximate to the first electrode within the embedded resistive memory cell. The first stack of deposited layers includes a dielectric layer, a high-k dielectric layer disposed above the dielectric layer, and a metal layer disposed above the high-k dielectric layer. The second stack of deposited layers includes a high-k dielectric layer formed simultaneously with the high-k dielectric layer included in the first stack, and a metal layer disposed above the high-k dielectric layer.
    Type: Grant
    Filed: July 8, 2014
    Date of Patent: June 9, 2015
    Assignee: Intermolecular, Inc.
    Inventors: Dipankar Pramanik, Tony P. Chiang, David E Lazovsky
  • Patent number: 9054307
    Abstract: Provided are semiconductor devices, such as resistive random access memory (ReRAM) cells, that include current limiting layers formed from alloys of transition metals. Some examples of such alloys include chromium containing alloys that may also include nickel, aluminum, and/or silicon. Other examples include tantalum and/or titanium containing alloys that may also include a combination of silicon and carbon or a combination of aluminum and nitrogen. These current limiting layers may have resistivities of at least about 1 Ohm-cm. This resistivity level is maintained even when the layers are subjected to strong electrical fields and/or high temperature processing. In some embodiments, the breakdown voltage of a current limiting layer is at least about 8V. The high resistivity of the layers allows scaling down the size of the semiconductor devices including these layers while maintaining their performance.
    Type: Grant
    Filed: June 27, 2014
    Date of Patent: June 9, 2015
    Assignees: Intermolecular, Inc., Kabushiki Kaisha Toshiba, SanDisk 3D LLC
    Inventors: Yun Wang, Tony P. Chiang, Imran Hashim, Tim Minvielle, Dipankar Pramanik, Takeshi Yamaguchi
  • Publication number: 20150155485
    Abstract: A nonvolatile resistive memory element includes an oxygen-gettering layer. The oxygen-gettering layer is formed as part of an electrode stack, and is more thermodynamically favorable in gettering oxygen than other layers of the electrode stack. The Gibbs free energy of formation (?fG°) of an oxide of the oxygen-gettering layer is less (i.e., more negative) than the Gibbs free energy of formation of an oxide of the adjacent layers of the electrode stack. The oxygen-gettering layer reacts with oxygen present in the adjacent layers of the electrode stack, thereby preventing this oxygen from diffusing into nearby silicon layers to undesirably increase an SiO2 interfacial layer thickness in the memory element and may alternately be selected to decrease such thickness during subsequent processing.
    Type: Application
    Filed: February 10, 2015
    Publication date: June 4, 2015
    Inventors: Tony P. Chiang, Dipankar Pramanik, Milind Weling
  • Publication number: 20150155486
    Abstract: Resistive-switching memory elements having improved switching characteristics are described, including a memory element having a first electrode and a second electrode, a switching layer between the first electrode and the second electrode comprising hafnium oxide and having a first thickness, and a coupling layer between the switching layer and the second electrode, the coupling layer comprising a material including metal titanium and having a second thickness that is less than 25 percent of the first thickness.
    Type: Application
    Filed: February 11, 2015
    Publication date: June 4, 2015
    Inventors: Ronald J. Kuse, Tony P. Chiang, Imran Hashim
  • Patent number: 9048425
    Abstract: Embodiments generally include a method of forming a nonvolatile memory device that contains a resistive switching memory element that has an improved device switching capacity by using multiple layers of variable resistance layers. In one embodiment, the resistive switching element comprises at least three layers of variable resistance materials to increase the number of logic states. Each variable resistance layer may have an associated high resistance state and an associated low resistance state. As the resistance of each variable resistance layer determines the digital data bit that is stored, the multiple variable resistance layers per memory element allows for additional data storage without the need to further increase the density of nonvolatile memory devices.
    Type: Grant
    Filed: October 20, 2014
    Date of Patent: June 2, 2015
    Assignees: Intermolecular, Inc., Kabushiki Kaisha Toshiba, SanDisk 3D LLC
    Inventor: Tony P. Chiang
  • Publication number: 20150144061
    Abstract: Combinatorial plasma enhanced deposition techniques are described, including designating multiple regions of a substrate, providing a precursor to at least a first region of the multiple regions, and providing a plasma to the first region to deposit a first material on the first region formed using the first precursor, wherein the first material is different from a second material formed on a second region of the substrate.
    Type: Application
    Filed: February 4, 2015
    Publication date: May 28, 2015
    Inventors: Sunil Shanker, Tony P. Chiang
  • Publication number: 20150147866
    Abstract: A resistive-switching memory element is described. The memory element includes a first electrode, a porous layer over the first electrode including a point defect embedded in a plurality of pores of the porous layer, and a second electrode over the porous layer, wherein the nonvolatile memory element is configured to switch between a high resistive state and a low resistive state.
    Type: Application
    Filed: February 4, 2015
    Publication date: May 28, 2015
    Inventors: Tony P. Chiang, Chi-I Lang, Prashant B. Phatak
  • Publication number: 20150137064
    Abstract: This disclosure provides a nonvolatile memory device and related methods of manufacture and operation. The device may include one or more resistive random access memory (ReRAM) approaches to provide a memory device with more predictable operation. In particular, the forming voltage required by particular designs may be reduced through the use of a barrier layer, a reverse polarity forming voltage pulse, a forming voltage pulse where electrons are injected from a lower work function electrode, or an anneal in a reducing environment. One or more of these techniques may be applied, depending on the desired application and results.
    Type: Application
    Filed: January 13, 2015
    Publication date: May 21, 2015
    Inventors: Pragati Kumar, Tony P. Chiang, Prashant B. Phatak, Yun Wang
  • Patent number: 9030862
    Abstract: Nonvolatile memory elements including resistive switching metal oxides may be formed in one or more layers on an integrated circuit. Each memory element may have a first conductive layer, a metal oxide layer, and a second conductive layer. Electrical devices such as diodes may be coupled in series with the memory elements. The first conductive layer may be formed from a metal nitride. The metal oxide layer may contain the same metal as the first conductive layer. The metal oxide may form an ohmic contact or a Schottky contact with the first conductive layer. The second conductive layer may form an ohmic contact or Schottky contact with the metal oxide layer. The first conductive layer, the metal oxide layer, and the second conductive layer may include sublayers. The second conductive layer may include an adhesion or barrier layer and a workfunction control layer.
    Type: Grant
    Filed: September 17, 2014
    Date of Patent: May 12, 2015
    Assignee: Intermolecular, Inc.
    Inventors: Pragati Kumar, Sean Barstow, Tony P. Chiang, Sandra G Malhotra
  • Patent number: 9029232
    Abstract: Nonvolatile memory elements that are based on resistive switching memory element layers are provided. A nonvolatile memory element may have a resistive switching metal oxide layer. The resistive switching metal oxide layer may have one or more layers of oxide. A resistive switching metal oxide may be doped with a dopant that increases its melting temperature and enhances its thermal stability. Layers may be formed to enhance the thermal stability of the nonvolatile memory element. An electrode for a nonvolatile memory element may contain a conductive layer and a buffer layer.
    Type: Grant
    Filed: May 19, 2014
    Date of Patent: May 12, 2015
    Assignee: Intermolecular, Inc.
    Inventors: Sandra G Malhotra, Sean Barstow, Tony P. Chiang, Wayne R French, Pragati Kumar, Prashant B Phatak, Sunil Shanker, Wen Wu
  • Publication number: 20150123071
    Abstract: Embodiments of the invention generally relate to memory devices and methods for fabricating such memory devices. In one embodiment, a method for fabricating a resistive switching memory device includes depositing a metallic layer on a lower electrode disposed on a substrate and exposing the metallic layer to an activated oxygen source while heating the substrate to an oxidizing temperature within a range from about 300° C. to about 600° C. and forming a metal oxide layer from an upper portion of the metallic layer during an oxidation process. The lower electrode contains a silicon material and the metallic layer contains hafnium or zirconium. Subsequent to the oxidation process, the method further includes heating the substrate to an annealing temperature within a range from greater than 600° C. to about 850° C. while forming a metal silicide layer from a lower portion of the metallic layer during a silicidation process.
    Type: Application
    Filed: January 16, 2015
    Publication date: May 7, 2015
    Inventors: Dipankar Pramanik, Tony P. Chiang, Tim Minvielle, Takeshi Yamaguchi
  • Patent number: 9025360
    Abstract: Programming a resistive memory structure at a temperature well above the operating temperature can create a defect distribution with higher stability, leading to a potential improvement of the retention time. The programming temperature can be up to 100 C above the operating temperature. The memory chip can include embedded heaters in the chip package, allowing for heating the memory cells before the programming operations.
    Type: Grant
    Filed: December 20, 2013
    Date of Patent: May 5, 2015
    Assignee: Intermolecular, Inc.
    Inventors: Dipankar Pramanik, Tony P. Chiang
  • Patent number: 9012881
    Abstract: Resistive-switching memory elements having improved switching characteristics are described, including a memory element having a first electrode and a second electrode, a switching layer between the first electrode and the second electrode comprising hafnium oxide and having a first thickness, and a coupling layer between the switching layer and the second electrode, the coupling layer comprising a material including metal titanium and having a second thickness that is less than 25 percent of the first thickness.
    Type: Grant
    Filed: April 17, 2014
    Date of Patent: April 21, 2015
    Assignee: Intermolecular, Inc.
    Inventors: Ronald J. Kuse, Tony P. Chiang, Imran Hashim
  • Patent number: 9013913
    Abstract: According to various embodiments, a resistive-switching memory element and memory element array that uses a bipolar switching includes a select element comprising only a single diode that is not a Zener diode. The resistive-switching memory elements described herein can switch even when a switching voltage less than the breakdown voltage of the diode is applied in the reverse-bias direction of the diode. The memory elements are able to switch during the very brief period when a transient pulse voltage is visible to the memory element, and therefore can use a single diode per memory cell.
    Type: Grant
    Filed: May 13, 2014
    Date of Patent: April 21, 2015
    Assignee: Intermolecular, Inc.
    Inventors: Yun Wang, Tony P. Chiang, Prashant B. Phatak
  • Publication number: 20150097153
    Abstract: Non-volatile resistive-switching memories are described, including a memory element having a first electrode, a second electrode, a metal oxide between the first electrode and the second electrode. The metal oxide switches using bulk-mediated switching, has a bandgap greater than 4 electron volts (eV), has a set voltage for a set operation of at least one volt per one hundred angstroms of a thickness of the metal oxide, and has a leakage current density less than 40 amps per square centimeter (A/cm2) measured at 0.5 volts (V) per twenty angstroms of the thickness of the metal oxide.
    Type: Application
    Filed: November 21, 2014
    Publication date: April 9, 2015
    Inventors: Prashant B. Phatak, Tony P. Chiang, Pragati Kumar, Michael Miller