Patents by Inventor You Chye How

You Chye How has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240055313
    Abstract: In examples, a chip scale package (CSP) comprises a semiconductor die; a conductive terminal coupled to the semiconductor die; and a non-conductive coat covering a backside of the semiconductor die and a sidewall of the semiconductor die. The non-conductive coat has a thickness of less than 45 microns.
    Type: Application
    Filed: October 25, 2023
    Publication date: February 15, 2024
    Inventors: Michael Todd Wyant, Matthew John Sherbin, Christopher Daniel Manack, Patrick Francis Thompson, You Chye How
  • Patent number: 11837518
    Abstract: In examples, a chip scale package (CSP) comprises a semiconductor die; a conductive terminal coupled to the semiconductor die; and a non-conductive coat covering a backside of the semiconductor die and a sidewall of the semiconductor die. The non-conductive coat has a thickness of less than 45 microns.
    Type: Grant
    Filed: August 26, 2020
    Date of Patent: December 5, 2023
    Assignee: Texas Instruments Incorporated
    Inventors: Michael Todd Wyant, Matthew John Sherbin, Christopher Daniel Manack, Patrick Francis Thompson, You Chye How
  • Patent number: 11830791
    Abstract: A semiconductor package includes a die pad and leads extending from the die pad. Each lead has a free end with outer surfaces extending at angles from one another. An electrically conductive plating material covers at least portions of the outer surfaces. A die attached to the die pad is electrically connected to the leads. An insulating layer extends over the leads and the die such that the free ends of the leads are exposed.
    Type: Grant
    Filed: July 17, 2019
    Date of Patent: November 28, 2023
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: You Chye How, Anis Fauzi Bin Abdul Aziz
  • Patent number: 11328984
    Abstract: Multi-die integrated circuit packages and methods of manufacturing the same are disclosed. An example integrated circuit package includes a first leadframe, a first die on a first side of the first leadframe, and a second die on a second side of the first leadframe opposite the first side. The example integrated circuit package further includes external second leadframe separate from the first leadframe.
    Type: Grant
    Filed: December 29, 2017
    Date of Patent: May 10, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: You Chye How, Huay Yann Tay, Franklin Santos Marcelino
  • Publication number: 20220068744
    Abstract: In examples, a chip scale package (CSP) comprises a semiconductor die; a conductive terminal coupled to the semiconductor die; and a non-conductive coat covering a backside of the semiconductor die and a sidewall of the semiconductor die. The non-conductive coat has a thickness of less than 45 microns.
    Type: Application
    Filed: August 26, 2020
    Publication date: March 3, 2022
    Inventors: Michael Todd WYANT, Matthew John SHERBIN, Christopher Daniel MANACK, Patrick Francis THOMPSON, You Chye HOW
  • Patent number: 10804114
    Abstract: A method for forming a multilevel leadframe for an integrated circuit is provided. A conductive sheet is etched from one side to form a thinner region within a frame region for leads lines and bond pads. The conductive sheet is etched to form a plurality of bond pads in a first level of the thinner region arranged in at least a first row and a second row. Each bond pad has a pad width and is separated from an adjacent bond pad by a bond pad clearance distance. The conductive sheet is etched from an opposite side to form a plurality of lead lines in a second level of the thinner region having a line width and is separated from an adjacent lead line by at least a lead line clearance distance. Each bond pad of the second plurality of bond pads is connected to one of the plurality of lead lines on the second level that is routed between adjacent bond pads in the first row, so that the lead lines are routed on a different level from the bond pads.
    Type: Grant
    Filed: April 26, 2016
    Date of Patent: October 13, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng@ Eugene Lee, You Chye How
  • Publication number: 20200135621
    Abstract: A semiconductor package includes a die pad and leads extending from the die pad. Each lead has a free end with outer surfaces extending at angles from one another. An electrically conductive plating material covers at least portions of the outer surfaces. A die attached to the die pad is electrically connected to the leads. An insulating layer extends over the leads and the die such that the free ends of the leads are exposed.
    Type: Application
    Filed: July 17, 2019
    Publication date: April 30, 2020
    Inventors: YOU CHYE HOW, ANIS FAUZI BIN ABDUL AZIZ
  • Patent number: 10381293
    Abstract: An integrated circuit (IC) package includes a first leadframe having a top surface and a bottom surface. An IC die has an active side coupled to the first leadframe bottom surface and has a back side. A second leadframe has a top surface and a bottom surface. The back side of said IC chip is coupled to the top surface of the second leadframe.
    Type: Grant
    Filed: January 21, 2016
    Date of Patent: August 13, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng@Eugene Lee, Chong Han Lim, You Chye How
  • Publication number: 20190206772
    Abstract: Multi-die integrated circuit packages and methods of manufacturing the same are disclosed. An example integrated circuit package includes a first leadframe, a first die on a first side of the first leadframe, and a second die on a second side of the first leadframe opposite the first side. The example integrated circuit package further includes external second leadframe separate from the first leadframe.
    Type: Application
    Filed: December 29, 2017
    Publication date: July 4, 2019
    Inventors: You Chye How, Huay Yann Tay, Franklin Santos Marcelino
  • Patent number: 10079162
    Abstract: Disclosed examples include a method of making a semiconductor die package comprising arranging at least one preformed die attach pad and at least two preformed leads on a lead frame carrier in a predetermined configuration to form a lead frame, attaching a semiconductor die to the at least one preformed die attach pad, wire bonding the semiconductor die to the at least two preformed leads, forming a molding structure including at least part of the semiconductor die and the at least two preformed leads, and removing the molding structure from the lead frame carrier.
    Type: Grant
    Filed: April 17, 2018
    Date of Patent: September 18, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventor: You Chye How
  • Publication number: 20180261469
    Abstract: Disclosed examples include a method of making a semiconductor die package comprising arranging at least one preformed die attach pad and at least two preformed leads on a lead frame carrier in a predetermined configuration to form a lead frame, attaching a semiconductor die to the at least one preformed die attach pad, wire bonding the semiconductor die to the at least two preformed leads, forming a molding structure including at least part of the semiconductor die and the at least two preformed leads, and removing the molding structure from the lead frame carrier.
    Type: Application
    Filed: April 17, 2018
    Publication date: September 13, 2018
    Inventor: You Chye How
  • Patent number: 9978613
    Abstract: Disclosed examples include a method of making a semiconductor die package comprising arranging at least one preformed die attach pad and at least two preformed leads on a lead frame carrier in a predetermined configuration to form a lead frame, attaching a semiconductor die to the at least one preformed die attach pad, wire bonding the semiconductor die to the at least two preformed leads, forming a molding structure including at least part of the semiconductor die and the at least two preformed leads, and removing the molding structure from the lead frame carrier.
    Type: Grant
    Filed: March 7, 2017
    Date of Patent: May 22, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventor: You Chye How
  • Publication number: 20170213781
    Abstract: An integrated circuit (IC) package includes a first leadframe having a top surface and a bottom surface. An IC die has an active side coupled to the first leadframe bottom surface and has a back side. A second leadframe has a top surface and a bottom surface. The back side of said IC chip is coupled to the top surface of the second leadframe.
    Type: Application
    Filed: January 21, 2016
    Publication date: July 27, 2017
    Inventors: Lee Han Meng@Eugene Lee, Chong Han Lim, You Chye How
  • Patent number: 9620388
    Abstract: A method of making an integrated circuit package. A leadframe having a die attach paddle surrounded by lead portions is formed. Middle channels underlying in said die attach paddle portion in a region thereof adapted to receive a first die are formed.
    Type: Grant
    Filed: November 16, 2015
    Date of Patent: April 11, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: You Chye How, Maria Christina Bernardo Violante
  • Publication number: 20170053883
    Abstract: An integrated circuit (“IC”) package including at least one IC die having a first side with at least two adjacent bump pads thereon and a second side opposite the first side; a first substrate having a first side with a plurality of electrical contact surfaces thereon; and a plurality of copper pillars, each having a first end attached to one of the adjacent bump pads and a second end attached to one of the electrical contact surfaces.
    Type: Application
    Filed: September 1, 2016
    Publication date: February 23, 2017
    Inventors: You Chye How, Huay Yann Tay
  • Publication number: 20160240390
    Abstract: A method for forming a multilevel leadframe for an integrated circuit is provided. A conductive sheet is etched from one side to form a thinner region within a frame region for leads lines and bond pads. The conductive sheet is etched to form a plurality of bond pads in a first level of the thinner region arranged in at least a first row and a second row. Each bond pad has a pad width and is separated from an adjacent bond pad by a bond pad clearance distance. The conductive sheet is etched from an opposite side to form a plurality of lead lines in a second level of the thinner region having a line width and is separated from an adjacent lead line by at least a lead line clearance distance. Each bond pad of the second plurality of bond pads is connected to one of the plurality of lead lines on the second level that is routed between adjacent bond pads in the first row, so that the lead lines are routed on a different level from the bond pads.
    Type: Application
    Filed: April 26, 2016
    Publication date: August 18, 2016
    Inventors: Lee Han Meng@ Eugene Lee, You Chye How
  • Publication number: 20160071743
    Abstract: A method of making an integrated circuit package. A leadframe having a die attach paddle surrounded by lead portions is formed.
    Type: Application
    Filed: November 16, 2015
    Publication date: March 10, 2016
    Inventors: You Chye How, Maria Christina Bernardo Violante
  • Patent number: 9202778
    Abstract: An integrated circuit package having a die attach paddle, a power die mounted on the die attach paddle and a controller die mounted on the die attach paddle. The die attach paddle has at least one recessed portion at least partially underlying the controller die.
    Type: Grant
    Filed: August 23, 2013
    Date of Patent: December 1, 2015
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: You Chye How, Maria Christina Bernando Violante
  • Publication number: 20150262920
    Abstract: An integrated circuit (“IC”) package including at least one IC die having a first side with at least two adjacent bump pads thereon and a second side opposite the first side; a first substrate having a first side with a plurality of electrical contact surfaces thereon; and a plurality of copper pillars, each having a first end attached to one of the adjacent bump pads and a second end attached to one of the electrical contact surfaces.
    Type: Application
    Filed: March 17, 2014
    Publication date: September 17, 2015
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: You Chye How, Huay Yann Tay
  • Patent number: 9123626
    Abstract: A method for packaging integrated circuit die such that each package includes die with integrated passive components mounted to either the back surface, the active surface or both the back and active surfaces of the die.
    Type: Grant
    Filed: February 27, 2014
    Date of Patent: September 1, 2015
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: You Chye How, Siew Kee Lee, Huay Yann Tay