Patents by Inventor Yung-Chin Hou

Yung-Chin Hou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080072191
    Abstract: This invention discloses a method for sanity checking integrated circuit (IC) designs based on one or more predefined sub-circuits with at least one predefined checking criteria, the method comprising automatically reading one or more netlists, identifying one or more sub-circuits in the netlists isomorphic to at least one of predefined sub-circuits, identifying one or more device parameters for sanity checking the identified sub-circuits, and comparing the identified device parameters against the predefined checking criteria.
    Type: Application
    Filed: September 14, 2006
    Publication date: March 20, 2008
    Inventors: George H. Chang, Yi-Kan Cheng, Chen-Teng Fan, Chen-Lin Yang, Yung-Chin Hou, Chu-Ping James Wang
  • Publication number: 20070152745
    Abstract: The present invention discloses a system for reducing a leakage current of an integrated circuit coupled to a supply voltage source. The system includes a bias module, and a switch device serially coupled between the bias module and the integrated circuit. The bias module generates a bias voltage and the switch device is turned off for reducing the leakage current of the integrated circuit when the integrated circuit is in a sleep mode.
    Type: Application
    Filed: December 30, 2005
    Publication date: July 5, 2007
    Inventors: Yung-Chin Hou, Carlos Diaz, Chung-Hsing Wang, Lee-Chung Lu
  • Publication number: 20070109832
    Abstract: A semiconductor structure includes a first conductive line for connecting to a power supply, and a second conductive line for connecting to a complementary power supply. At least one spare cell is decoupled from the first or second conductive line for being selectively connected to at lease one normal cell, the first conductive line and the second conductive line only when an engineering change order is placed.
    Type: Application
    Filed: November 17, 2005
    Publication date: May 17, 2007
    Inventors: Yung-Chin Hou, Lee-Chung Lu, Chu-Ping Wang, Li-Chun Tien
  • Publication number: 20070006117
    Abstract: A method for converting a circuit design into a semiconductor device includes the following steps. A first set of deign information is provided for representing the circuit design. Priority design information, which represents a priority portion of the circuit design, is extracted from the first set of design information. The priority design information is processed for generating a second set of design information. The semiconductor device is fabricated based on the first and second sets of design information. The second set of design information contains enhanced fabrication conditions as opposed to those of the first set of design information for optimizing the conversion of the circuit design into the semiconductor device.
    Type: Application
    Filed: January 18, 2006
    Publication date: January 4, 2007
    Inventors: Gwan Chang, Ru-Gun Liu, Chih-Ming Lai, Yung-Chin Hou
  • Publication number: 20050257177
    Abstract: A method is disclosed for designing a semiconductor circuit on a multi-project wafer (MPW). One or more standard modules designed by one or more vendors with verified functions are first identified. Some of the standard modules are charged based on usage. At least one reconfigurable module of the MPW is programmed by making one or more connections through one or more connection layers. The standard modules are further connected with the programmed reconfigurable module according to the predetermined design of the circuit. The completed circuit is then verified for final uses.
    Type: Application
    Filed: April 29, 2005
    Publication date: November 17, 2005
    Inventors: Kun-Lung Chen, Shine Chung, Yung-Chin Hou, Yu-Chun Wu
  • Publication number: 20050248366
    Abstract: A configurable logic and memory block (CLMB) and a configurable logic device are disclosed. The CLMB includes one or more static random access memory (SRAM) cells, a first output module for generating a first output by reading at least one SRAM cell when the CLMB functions as an SRAM, a second output module for generating a second output by reading at least one SRAM cell when the CLMB functions as a program logic device (PLD), wherein data on one or more bitlines coupled to the SRAM cells are controllably feeding into the first and second output modules. The configurable logic device can provide various Boolean logic functions using pass gates.
    Type: Application
    Filed: July 13, 2005
    Publication date: November 10, 2005
    Inventors: Shine Chung, Yung-Chin Hou, Kun Chen, Yu-Chun Wu