Methods for fabricating memory cells and load elements

- STMicroelectronics, Inc.

A contact structure provides electrical contact between two polycrystalline silicon interconnect layers. The lower layer has a silicide layer on its upper surface. The upper polycrystalline silicon layer can be doped with a different conductivity type, and makes an ohmic contact with the silicided region of the lower polycrystalline silicon layer.

Skip to: Description  ·  Claims  ·  References Cited  · Patent History  ·  Patent History
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention

The present invention is related generally to integrated circuits, and more specifically to a contact between different layers of polycrystalline silicon interconnect.

2. Description of the Prior Art

In semiconductor circuits, it is known that ohmic contacts are desirable between interconnect layers. An ohmic contact is one in which no P-N junction is formed.

When polycrystalline silicon interconnect lines having different conductivity types make contact, a P-N junction is formed. A similar junction can be formed when polycrystalline silicon having the same conductivity type, but very different doping levels (such as N−− to N+) make contact. For various reasons, it is often desirable to have interconnect having different conductivity types make contact, and it would be desirable to provide an ohmic contact for such structures.

SUMMARY OF THE INVENTION

It is therefore an object of the present invention to provide an ohmic contact between polycrystalline silicon interconnect layers having different conductivity types.

It is another object of the present invention to provide such a contact which is easily formed with a process compatible with existing process technologies.

It is a further object of the present invention to provide such a contact which is suitable for use in an SRAM structure to provide a load.

Therefore, according to the present invention, a contact structure provides electrical contact between two polycrystalline silicon interconnect layers. The lower layer has a silicide layer on its upper surface. The upper polycrystalline silicon layer can be doped with a different conductivity type, and makes the ohmic contact with the silicided region of the lower polycrystalline silicon layer.

BRIEF DESCRIPTION OF THE DRAWINGS

The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself however, as well as a preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:

FIGS. 1-3 illustrate a preferred method for forming a contact according to the present invention; and

FIG. 4 is a schematic diagram of the SRAM cell utilizing an ohmic contact formed according to the present invention.

DESCRIPTION OF THE PREFERRED EMBODIMENT

The process steps and structures described below do not form a complete process flow for manufacturing integrated circuits. The present invention can be practiced in conjunction with integrated circuit fabrication techniques currently used in the art, and only so much of the commonly practiced process steps are included as are necessary for an understanding of the present invention. The figures representing cross-sections of portions of an integrated circuit during fabrication are not drawn to scale, but instead are drawn so as to illustrate the important features of the invention.

Referring to FIG. 1, a semiconductor substrate 10 is partially covered with an oxide layer 12. The oxide layer 12 is not complete over the entire surface of the substrate 10, but that portion of interest to the present description has no openings to the substrate 10.

A polycrystalline silicon layer 14 lies on the oxide layer 12. In the illustrative embodiment, layer 14 is doped N-type. The polycrystalline silicon layer 14 has been silicided to form a silicide layer 16 thereon. The polycrystalline silicon 14 and silicide layer 16 have been patterned in a previous processing step as known in the art to form a signal line. The polycrystalline silicon layer 14 may be a first polycrystalline silicon layer, such as commonly used to form gate electrodes of field effect devices. Alternatively, polycrystalline silicon layer 14 may be a second or later level used for interconnect between different portions of an integrated circuit device. At the processing stage shown in FIG. 1, the transistors of the device have already been formed.

Once the polycrystalline silicon and silicide layers 14, 16 have been formed and patterned, an oxide layer 18 is formed over the surface of the device. Oxide layer 18 is typically a thin oxide layer, having a thickness of between 500 and 1000 angstroms. The thickness of oxide layer 18 may be any thickness which is compatible with the fabrication process with which the invention described herein is being used.

Referring to FIG. 2, oxide layer 18 is patterned and etched to define a contact opening 20 to the upper surface of the silicide layer 16. A layer of polycrystalline silicon 22 is then deposited over the surface of the device.

A light dosage of boron is implanted into the polycrystalline silicon layer 22 in order to convert it to a P-type conductor. A typical dosage would be approximately 1013 atoms/cm2.

Referring to FIG. 3, the polycrystalline silicon layer 22 is then masked, and a heavy arsenic implant made to define an N+region 24. A typical dosage for such implant is 5×1015 atoms/cm2. Such doping level is used to allow the N+region 24 to be used as a power supply line.

A P-N junction 26 is formed at the interface between the N+region 24 and the lightly P-doped polycrystalline silicon layer 22. The doping of polycrystalline silicon layer 22 is low enough to define a resistor, but is sufficiently high to cause degeneration in the contact opening 20, providing an ohmic contact between the polycrystalline silicon layer 22 and the silicide layer 16. Thus, although the polycrystalline silicon layer 14 is N-type, no P-N junction is formed at the contact between the two layers 14, 22.

After formation of the highly doped N+regions 24, the polycrystalline silicon layer 22 is etched to define interconnect, leaving the structure shown in FIG. 3. The device is then ready for formation of further oxide and interconnect levels as desired.

Referring to FIG. 4, a 4-transistor SRAM cell is shown. The contact structure formed in FIG. 1-3 is suitable for use as a load element in the cell of FIG. 4.

Cross-coupled field effect devices 30, 32 form the basis of the SRAM cell. Access transistors 34, 36 connect the bit line BL and complemented bit line BL′ to common nodes 38, 40, respectively. Access transistors 34, 36 are driven by the word line 42 as known in the art. Node 38 is connected to the power supply line Vcc through resistor 44 and diode 46. Node 40 is connected to Vcc through resistor 48 and diode 50.

Node 38 corresponds to contact opening 20 in FIG. 3. Resistor 44 corresponds to polycrystalline silicon region 22 of FIG. 3, with diode 46 being formed at the junction 26. Node 40, resistor 48, and diode 50 correspond to FIG. 3 in a similar manner.

Since the contact at contact opening 20, corresponding to nodes 38 and 40, is an ohmic contact, the load for the SRAM cell is formed by a resistor and a diode rather than back-to-back polycrystalline silicon diodes. In some SRAM cell designs, this can provide improved performance over the use of a resistor alone, or back-to-back polycrystalline silicon diodes.

A similar ohmic contact can be formed between a lower polycrystalline silicon layer which is doped P-type and an upper N-type layer. The silicide layer prevents formation of a P-N junction in the contact opening.

While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.

Claims

1. A method for forming a contact in a semiconductor integrated circuit device, comprising the steps of:

forming a first polycrystalline silicon interconnect layer having a first conductivity type;
forming a silicide layer on the first polycrystalline silicon interconnect layer;
forming an insulating layer over the entire device;
forming a contact opening in the insulating layer, wherein a contact region on an upper surface of the silicide layer is exposed;
forming a second polycrystalline silicon interconnect layer having a second conductivity type over the insulating layer, wherein the second polycrystalline silicon interconnect layer makes ohmic contact with the silicide layer through the contact opening.

2. The method of claim 1, wherein the first and second conductivity types are the same type, and wherein the second polycrystalline silicon interconnect layer is lightly doped relative to the first polycrystalline silicon interconnect layer.

3. The method of claim 1, wherein the first and second conductivity types are of opposite types.

4. The method of claim 1, wherein the first and second conductivity types are the same type, and wherein the first polycrystalline silicon interconnect layer is lightly doped relative to the second polycrystalline silicon interconnect layer.

5. The method of claim 3, wherein the first conductivity type is N-type, and the second conductivity type is P-type.

6. The method of claim 3, wherein the first conductivity type is P-type, and the second conductivity type is N-type.

7. A method for forming a contact in a semiconductor integrated circuit device, comprising the steps of:

forming a first polycrystalline silicon interconnect lyar having a first conductivity type;
forming a silicide layer on the first polycrystalline silicon interconnect layer;
forming an insulating layer over the entire device;
forming a contact opening in the insulating layer, wherein a contact region on an upper surface of the silicide layer is exposed;
forming a second polycrystalline silicon interconnect layer having a second conductivity type opposite to the first conductivity type over the insulating layer, wherein the second polycrystalline silicon interconnect layer makes ohmic contact with the silicide layer through the contact opening; and
forming a region having the first conductivity type within the second polycrystalline silicon interconnect layer at a location spaced from the contact opening, wherein a P-N junction is formed within the second polycrystalline silicon interconnect layer.

8. A method of fabricating an SRAM cell, comprising the steps of:

fabricating first and second driver transistors and first and second pass transistors, said driver transistors each being N - channel field-effect transistors and having respect gates, sources, and drains;
connecting said gate of said driver transistor to said drain of second driver transistor, and connecting said gate of said second driver transistor to said drain of said first driver transistor, using a polycide layer comprising a lower polysilicon portion which is doped n - type polysilicon and an upper silicide portion;
providing an additional patterned polysilicon layer which includes both heavily doped n - type regions and lightly doped p - type regions,
said heavily doped n - regions of said additional polysilicon layer being connected directly to a positive power supply voltage, and
said lightly doped p - type regions of said additional polysilicon layer making ohmic contact directly to said silicide portion of said polycide layer to provide pull - up connections to said drains of said driver transistors.

9. A product made by the method of claim 1.

10. A product made by the method of claim 7.

11. A product made by the method of claim 8.

12. The method of claim 1, wherein said insulating layer has a thickness in the range of 500 - 1000 Å.

13. The method of claim 1, wherein said second polycrystalline silicon interconnect layer includes 10 13 cm −2 implanted atoms of dopant.

14. The method of claim 1, wherein said first polycrystalline silicon interconnect layer includes about 5 × 10 15 cm −2 implanted atoms of dopant.

15. The method of claim 7, wherein the first and second conductivity types are of opposite types.

16. The method of claim 7, wherein said insulating layer has a thickness in the range of 500 - 1000 Å.

17. The method of claim 7, wherein said second polycrystalline silicon interconnect layer, other than said region having the first conductivity type, includes 10 13 cm −2 implanted atoms of dopant.

18. The method of claim 8, wherein said additional patterned polysilicon layer includes 10 13 cm −2 implanted atoms of dopant.

19. The method of claim 8, wherein said polycide layer includes about 5 × 10 15 cm −2 implanted atoms of dopant.

20. The method of claim 8, wherein said additional patterned polysilicon layer overlies an oxide layer which has a thickness in the range of 500 - 1000 Å.

Referenced Cited
U.S. Patent Documents
4178674 December 18, 1979 Liu et al.
4180826 December 25, 1979 Shappir
4214917 July 29, 1980 Clark et al.
4290185 September 22, 1981 McKenny et al.
4322821 March 30, 1982 Lohstroh et al.
4367580 January 11, 1983 Guterman
4370798 February 1, 1983 Lien et al.
4398335 August 16, 1983 Lehrer
4505026 March 19, 1985 Bohr et al.
4535427 August 13, 1985 Jiang
4554729 November 26, 1985 Tanimura et al.
4560419 December 24, 1985 Bourassa et al.
4561907 December 31, 1985 Raicu
4562640 January 7, 1986 Widmann et al.
4581623 April 8, 1986 Wang
4617071 October 14, 1986 Vora
4619037 October 28, 1986 Taguchi et al.
4654824 March 31, 1987 Thomas et al.
4658378 April 14, 1987 Bourassa
4675715 June 23, 1987 Lepselter et al.
4677735 July 7, 1987 Malhi
4714685 December 22, 1987 Schubert
4792923 December 20, 1988 Nakase et al.
4804636 February 14, 1989 Groover, III et al.
4831424 May 16, 1989 Yoshida et al.
4849344 July 18, 1989 Desbiens et al.
4870033 September 26, 1989 Hotta et al.
4874719 October 17, 1989 Kurosawa
4877483 October 31, 1989 Bergemont et al.
4903096 February 20, 1990 Masuoka et al.
4907052 March 6, 1990 Takada et al.
4922455 May 1, 1990 Chinn et al.
4933735 June 12, 1990 Potash et al.
4948747 August 14, 1990 Pfiester
4950620 August 21, 1990 Harrington, III
4966864 October 30, 1990 Pfiester
4968645 November 6, 1990 Baldi et al.
5021849 June 4, 1991 Pfiester et al.
5107322 April 21, 1992 Kimura
5151376 September 29, 1992 Spinner, III
5187114 February 16, 1993 Chan et al.
5196233 March 23, 1993 Chan et al.
Foreign Patent Documents
182610 May 1986 EP
58-135653 August 1983 JP
60-68634 April 1985 JP
62-98660 May 1987 JP
Other references
  • Wolf, Stanley, Silicon Processing for the VLSI Era, vol. 2, Lattice Press, Sunset Beach, Calif. (1990), Chapters 3&4.*
  • IEEE Trans. Electron Dev. vol. 32, No. 9, Sept. 1985, “Ion-Implanted Thin Polycrystalline High-Value Resistors for High-Density Poly-Load Static RAM Applications”, Ohzone et al.
  • IEEE Trans Electron Dev., vol. 40. No. 2, Feb. 1993, “Experimental Characterization of the Diode-Type Polysilicon Loads for CMOS SRAM”, Kalnitsky et al., pp. 358-363.
  • IEEE Trans. Electron Dev., vol. 30, No. 1, Jan. 1993, “Gigaohm-Range Polycrystalline Silicon Resistors for Microelectronic Appn”, Mohan et al., pp. 45-51.
  • IEEE J of Solid State Cir., vol. 18. No. 5, Oct. 1983, “A 4.5 ns Access Time 1K×4 Bit ECL RAM”, Nakubo et al., pp. 515-520.
  • IEEE J. of Solid State Cir, vol. 24, No. 2, Apr. 1989, “A Bipolar ECL Static RAM Using Polysilicon Diode Loaded Memory Cell”, Hwang et al., pp. 504-511.
  • IEEE GaAs IC Symposium, 1984, Hayashi et al., “ECL-Compatible GaAs SRAM Circuit Technology for High Performance Computer Application”, pp. 111-114.
  • IEEE J. of Solid State Cir, vol. 21, No. 5, Oct. 1986, “A 1.0-ns 5-Kbit ECL RAM”, Chuang et al., pp. 670-674.
  • Physics of Semiconductors, S.M. Sze, 1981, pp. 304-305.
  • Solid State Elect, vol. 30, No. 3, pp. 339-343, 1987, “Characterization of Aluminum/LPCVD Polysilicon Schottky Barrier Diodes”, Chen et al.
  • Solid State Elect., vol. 28 No. 12, pgs. 1255-1261 1985 “Field Enhanged Emission and Capture in Polysilicon pn Junctions”, Greve et al.
  • Solid State Electronics, vol. 15, pp. 1103-1106, 1972, “P-N junctions in Polycrystalline Silicon Films,” Manoliu et al.
  • 1989 Symposium on VLSI Technology, Digest of Technical Papers, pp. 61-62, May 22-25, “A New Process Technology for a 4Mbit SRAM with Polysilicon Load Resistor Cell”, Yuzuriha et al.
  • Silicon Processing for the VLSI Era, vol. 2-Process Integration, pp. 84-85, 176-177, x-xv, 1986, Wolf.
Patent History
Patent number: RE37769
Type: Grant
Filed: Sep 29, 1994
Date of Patent: Jun 25, 2002
Assignee: STMicroelectronics, Inc. (Carrollton, TX)
Inventors: James Brady (Dallas, TX), Tsiu Chiu Chan (Carrollton, TX), David Scott Culver (The Colony, TX)
Primary Examiner: Kevin Picardat
Attorney, Agent or Law Firms: David V. Carlson, Lisa K. Jorgenson
Application Number: 08/316,035