Characterized By The Substrate (epo) Patents (Class 257/E21.119)
  • Publication number: 20110263098
    Abstract: Hybrid MOCVD or HVPE epitaxial system for in-situ epitaxially growth of group III-nitride layers and group IV semiconductor layers and/or group IV compounds. A hybrid deposition chamber is coupled to each of a first and second precursor delivery system to grow both a transition film comprising either group IV semiconductor or group IV compound and a film comprising a group III-nitride on the transition film. In one embodiment, the first precursor delivery system is coupled to both a silicon precursor and a second group IV precursor while the second precursor delivery system is coupled to a metalorganic precursor. In embodiments, a layer comprising a silicon semiconductor is deposited over a substrate and a group III-nitride epitaxial film is then deposited in-situ over the substrate.
    Type: Application
    Filed: March 10, 2011
    Publication date: October 27, 2011
    Applicant: Applied Materials, Inc.
    Inventor: Jie SU
  • Patent number: 8021971
    Abstract: An integrated circuit is provided including a narrow gate stack having a width less than or equal to 65 nm, including a silicide region comprising Pt segregated in a region of the silicide away from the top surface of the silicide and towards an lower portion defined by a pulldown height of spacers on the sidewalls of the gate conductor. In a preferred embodiment, the spacers are pulled down prior to formation of the silicide. The silicide is first formed by a formation anneal, at a temperature in the range 250° C. to 450° C. Subsequently, a segregation anneal at a temperature in the range 450° C. to 550° C. The distribution of the Pt along the vertical length of the silicide layer has a peak Pt concentration within the segregated region, and the segregated Pt region has a width at half the peak Pt concentration that is less than 50% of the distance between the top surface of the silicide layer and the pulldown spacer height.
    Type: Grant
    Filed: November 4, 2009
    Date of Patent: September 20, 2011
    Assignee: International Business Machines Corporation
    Inventors: Anthony G. Domenicucci, Christian Lavoie, Ahmet S. Ozcan
  • Publication number: 20110217828
    Abstract: A method of fabricating a vertical NAND semiconductor device can include changing a phase of a first preliminary semiconductor layer in an opening from solid to liquid to form a first single crystalline semiconductor layer in the opening and then forming a second preliminary semiconductor layer on the first single crystalline semiconductor layer. The phase of the second preliminary semiconductor layer is changed from solid to liquid to form a second single crystalline semiconductor layer that combines with the first single crystalline semiconductor layers to form a single crystalline semiconductor layer in the opening.
    Type: Application
    Filed: February 10, 2011
    Publication date: September 8, 2011
    Inventors: Yong-hoon Son, Jin-ha Jeong, Jung-ho Kim, Vladimir Urazaev, Jong-hyuk Kang, Sung-woo Hyun
  • Publication number: 20110186845
    Abstract: Provided is a thin film transistor that includes a gate electrode formed in one major plane of a substrate, a gate insulating film covering the gate electrode, a semiconductor film formed opposite to the gate electrode with the gate insulating film interposed and including a first amorphous region to serve as a source region, a second amorphous region to serve as a drain region, and a crystalline region to serve as a channel region disposed between the first amorphous region and the second amorphous region, and a source electrode and a drain electrode formed above the semiconductor film without direct contact with the crystalline region and electrically connected to the source region and the drain region, respectively.
    Type: Application
    Filed: December 14, 2010
    Publication date: August 4, 2011
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Kazushi YAMAYOSHI, Kazutoshi Aoki
  • Publication number: 20110186851
    Abstract: Memory devices include a stack of interleaved conductive patterns and insulating patterns disposed on a substrate. A semiconductor pattern passes through the stack of conductive patterns and insulating patterns to contact the substrate, the semiconductor pattern having a graded grain size distribution wherein a mean grain size in a first portion of the semiconductor pattern proximate the substrate is less than a mean grain size in a second portion of the semiconductor pattern further removed from the substrate. The graded grain size distribution may be achieved, for example, by partial laser annealing.
    Type: Application
    Filed: February 1, 2011
    Publication date: August 4, 2011
    Inventors: Yong-Hoon Son, Myoungbum Lee, Kihyun Hwang
  • Patent number: 7989926
    Abstract: A semiconductor device includes a substrate formed of a single crystal. a silicon carbide layer disposed on a surface of the single crystal substrate and an intermediate layer disposed on a surface of the silicon carbide layer and formed of a Group III nitride semiconductor, wherein the silicon carbide layer is formed of a cubic crystal stoichiometrically containing silicon copiously and the surface thereof has a (3×3) reconstruction structure.
    Type: Grant
    Filed: September 12, 2006
    Date of Patent: August 2, 2011
    Assignee: Showa Denko K.K.
    Inventor: Takashi Udagawa
  • Publication number: 20110175165
    Abstract: An angled implantation process is used in implanting semiconductor fins of a semiconductor device and provides for covering some but not necessarily all of semiconductor fins of a first type with patterned photoresist, and implanting using an implant angle such that all semiconductor fins of a second type are implanted and none of the semiconductor fins of the first type, are implanted. A higher tilt or implant angle is achieved due to the reduced portions of patterned photoresist, that are used.
    Type: Application
    Filed: January 19, 2010
    Publication date: July 21, 2011
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Shao-Ming YU, Chang-Yun CHANG
  • Patent number: 7964477
    Abstract: Affords III-nitride crystals having a major surface whose variance in crystallographic plane orientation with respect to an {hkil} plane chosen exclusive of the {0001} form is minimal. A method of manufacturing the III-nitride crystal is one of: conditioning a plurality of crystal plates (10) in which the deviation in crystallographic plane orientation in any given point on the major face (10m) of the crystal plates (10), with respect to an {hkil} plane chosen exclusive of the {0001} form, is not greater than 0.5°; arranging the plurality of crystal plates (10) in a manner such that the plane-orientation deviation, with respect to the {hkil} plane, in any given point on the major-face (10m) collective surface (10a) of the plurality of crystal plates (10) will be not greater than 0.5°, and such that at least a portion of the major face (10m) of the crystal plates (10) is exposed; and growing second III-nitride crystal (20) onto the exposed areas of the major faces (10m) of the plurality of crystal plates (10).
    Type: Grant
    Filed: May 22, 2009
    Date of Patent: June 21, 2011
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventor: Shinsuke Fujiwara
  • Publication number: 20110117730
    Abstract: A method of forming an integrated circuit structure includes forming an insulation layer over at least a portion of a substrate; forming a plurality of semiconductor pillars over a top surface of the insulation layer. The plurality of semiconductor pillars is horizontally spaced apart by portions of the insulation layer. The plurality of semiconductor pillars is allocated in a periodic pattern. The method further includes epitaxially growing a III-V compound semiconductor film from top surfaces and sidewalls of the semiconductor pillars.
    Type: Application
    Filed: July 23, 2010
    Publication date: May 19, 2011
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Clement Hsingjen Wann, Chih-Hsin Ko, Cheng-Hsien Wu
  • Patent number: 7943451
    Abstract: Optimizing carrier mobilities in MOS transistors in CMOS ICs requires forming (100)-oriented silicon regions for NMOS and (110) regions for PMOS. Boundary regions between (100) and (110) regions must be sufficiently narrow to support high gate densities and SRAM cells appropriate for the technology node. This invention provides a method of forming an integrated circuit (IC) substrate containing regions with two different silicon crystal lattice orientations. Starting with a (110) direct silicon bonded (DSB) layer on a (100) substrate, regions in the DSB layer are amorphized and recrystallized on a (100) orientation by solid phase epitaxy (SPE). Lateral templating by the DSB layer is reduced by amorphization of the upper portion of the (110) regions through a partially absorbing amorphization hard mask. Boundary morphology is less than 40 nanometers wide. An integrated circuit formed with the inventive method is also disclosed.
    Type: Grant
    Filed: December 24, 2008
    Date of Patent: May 17, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Angelo Pinto, Frank S. Johnson
  • Patent number: 7943493
    Abstract: A contiguous block of a stack of two heterogeneous semiconductor layers is formed over an insulator region such as shallow trench isolation. A portion of the contiguous block is exposed to an etch, while another portion is masked during the etch. The etch removes an upper semiconductor layer selective to a lower semiconductor layer in the exposed portion. The etch mask is removed and the entirety of the lower semiconductor layer within the exposed region is metallized. A first metal semiconductor alloy vertically abutting the insulator region is formed, while exposed surfaces of the stack of two heterogeneous semiconductor layers, which comprises the materials of the upper semiconductor layer, are concurrently metallized to form a second metal semiconductor alloy. An inflection point for current and, consequently, a region of flux divergence are formed at the boundary of the two metal semiconductor alloys.
    Type: Grant
    Filed: September 1, 2010
    Date of Patent: May 17, 2011
    Assignee: International Business Machines Corporation
    Inventors: Dureseti Chidambarrao, William K. Henson, Deok-Kee Kim, Chandrasekharan Kothandaraman
  • Publication number: 20110108885
    Abstract: The object of the present invention is to increase channel current density while a GaN-based field effect transistor operates in a normally-off mode. Provided is a semiconductor device comprising a group 3-5 compound semiconductor channel layer containing nitrogen, an electron supply layer that supplies electrons to the channel layer, a semiconductor layer that is formed on a side of the electron supply layer opposite the side facing the channel layer and that is an intrinsic or n-type group 3-5 compound semiconductor containing nitrogen, and a control electrode that is formed to contact the semiconductor layer or formed with an intermediate layer interposed between itself and the semiconductor layer.
    Type: Application
    Filed: March 18, 2009
    Publication date: May 12, 2011
    Applicant: Sumitomo Chemical Company Limite
    Inventors: Hiroyuki Sazawa, Naohiro Nishikawa, Yasuyuki Kurita, Masahiko Hata
  • Patent number: 7939395
    Abstract: Structures and methods for integrating a thick oxide high-voltage metal-oxide-semiconductor (MOS) device into a thin oxide silicon-on-insulator (SOI). A method of forming a semiconductor structure includes forming first source and drain regions of a first device below a buried oxide layer of a silicon-on-insulator (SOI) wafer, forming a gate of the first device in a layer of semiconductor material above the buried oxide layer; and forming second source and drain regions of a second device in the layer of semiconductor material above the buried oxide layer.
    Type: Grant
    Filed: May 14, 2009
    Date of Patent: May 10, 2011
    Assignee: International Business Machines Corporation
    Inventors: Wagdi W. Abadeer, Lillian Kamal, legal representative, Kiran V. Chatty, Robert J. Gauthier, Jr., Jed H. Rankin, Yun Shi, William R. Tonti
  • Patent number: 7928448
    Abstract: A semiconductor structure comprising a III-nitride light emitting layer disposed between an n-type region and a p-type region is grown over a porous III-nitride region. A III-nitride layer comprising InN is disposed between the light emitting layer and the porous III-nitride region. Since the III-nitride layer comprising InN is grown on the porous region, the III-nitride layer comprising InN may be at least partially relaxed, i.e. the III-nitride layer comprising InN may have an in-plane lattice constant larger than an in-plane lattice constant of a conventional GaN layer grown on sapphire.
    Type: Grant
    Filed: December 4, 2007
    Date of Patent: April 19, 2011
    Inventors: Jonathan J. Wierer, Jr., John E. Epler
  • Publication number: 20110039402
    Abstract: A microcrystalline semiconductor film with high crystallinity is manufactured. In addition, a thin film transistor with excellent electric characteristics and high reliability, and a display device including the thin film transistor are manufactured with high productivity. A deposition gas containing silicon or germanium is introduced from an electrode including a plurality of projecting portions provided in a treatment chamber of a plasma CVD apparatus, glow discharge is caused by supplying high-frequency power, and thereby crystal particles are formed over a substrate, and a microcrystalline semiconductor film is formed over the crystal particles by a plasma CVD method.
    Type: Application
    Filed: August 2, 2010
    Publication date: February 17, 2011
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Yukie SUZUKI, Yasuyuki ARAI, Takayuki INOUE, Erumu KIKUCHI
  • Publication number: 20100330783
    Abstract: A contiguous block of a stack of two heterogeneous semiconductor layers is formed over an insulator region such as shallow trench isolation. A portion of the contiguous block is exposed to an etch, while another portion is masked during the etch. The etch removes an upper semiconductor layer selective to a lower semiconductor layer in the exposed portion. The etch mask is removed and the entirety of the lower semiconductor layer within the exposed region is metallized. A first metal semiconductor alloy vertically abutting the insulator region is formed, while exposed surfaces of the stack of two heterogeneous semiconductor layers, which comprises the materials of the upper semiconductor layer, are concurrently metallized to form a second metal semiconductor alloy. An inflection point for current and, consequently, a region of flux divergence are formed at the boundary of the two metal semiconductor alloys.
    Type: Application
    Filed: September 1, 2010
    Publication date: December 30, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Dureseti Chidambarrao, William K. Henson, Deok-Kee Kim, Chandrasekharan Kothandaraman
  • Publication number: 20100311244
    Abstract: The present invention discloses a double-exposure method comprising a first lithography process and a second lithography process. Between the first and the second lithography process, coat Resolution Enhancement Lithography Assisted by Chemical Shrink (RELACS) material on the first photoresist pattern, promote thermal crosslinking reaction at the interface between the RELACS materials and the first photoresist pattern; afterwards, remove the RELACS material which does not crosslink with the first photoresist pattern. This method not only realizes higher lithography resolution, but also avoids the adverse effects of the second exposure on the first photoresist pattern in double-exposure technology.
    Type: Application
    Filed: December 28, 2009
    Publication date: December 9, 2010
    Applicant: Shanghai IC R&D Center Co., Ltd.
    Inventors: Hongmei HU, Jun ZHU
  • Patent number: 7838388
    Abstract: Provided is a method for producing an SOI substrate having a thick-film SOI layer, in which an ion-implanted layer is formed by implanting at least one kind of ion of hydrogen ion and a rare gas ion into a surface of a bond wafer, an SOI substrate having an SOI layer is produced by, after the ion-implanted surface of the bond wafer and a surface of a base wafer are bonded together via an oxide film, delaminating the bond wafer along the ion-implanted layer, heat treatment is performed on the SOI substrate having the SOI layer in a reducing atmosphere containing hydrogen or an atmosphere containing hydrogen chloride gas, and, after the surface of the SOI layer is polished by CMP, a silicon epitaxial layer is grown on the SOI layer of the SOI substrate.
    Type: Grant
    Filed: March 4, 2009
    Date of Patent: November 23, 2010
    Assignee: Shin-Etsu Handotai Co., Ltd.
    Inventors: Satoshi Oka, Nobuhiko Noto
  • Patent number: 7829900
    Abstract: A nitride-based semiconductor element having superior mass productivity and excellent element characteristics is obtained. This nitride-based semiconductor element comprises a substrate comprising a surface having projection portions, a mask layer formed to be in contact with only the projection portions of the surface of the substrate, a first nitride-based semiconductor layer formed on recess portions of the substrate and the mask layer and a nitride-based semiconductor element layer, formed on the first nitride-based semiconductor layer, having an element region. Thus, the first nitride-based semiconductor layer having low dislocation density is readily formed on the projection portions of the substrate and the mask layer through the mask layer serving for selective growth.
    Type: Grant
    Filed: February 28, 2008
    Date of Patent: November 9, 2010
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Masayuki Hata, Tatsuya Kunisato, Nobuhiko Hayashi
  • Patent number: 7811908
    Abstract: Affords a method of storing GaN substrates from which semiconductor devices of favorable properties can be manufactured, the stored substrates, and semiconductor devices and methods of manufacturing the semiconductor devices. In the GaN substrate storing method, a GaN substrate (1) is stored in an atmosphere having an oxygen concentration of 18 vol. % or less, and/or a water-vapor concentration of 12 g/m3 or less. Surface roughness Ra of a first principal face on, and roughness Ra of a second principal face on, the GaN substrate stored by the storing method are brought to no more than 20 nm and to no more than 20 ?m, respectively. In addition, the GaN substrates are rendered such that the principal faces form an off-axis angle with the (0001) plane of from 0.05° to 2° in the <1 100> direction, and from 0° to 1° in the <11 20> direction.
    Type: Grant
    Filed: June 14, 2007
    Date of Patent: October 12, 2010
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Hideyuki Ijiri, Seiji Nakahata
  • Publication number: 20100244184
    Abstract: Method of forming an electrical contact between a support wafer and a surface of a top silicon layer of a silicon-on-insulator wafer. The method comprises etching a cavity into the top silicon layer and the insulator layer. A selective epitaxial step is performed for growing an epitaxial layer of silicon inside the cavity up to the surface of the top silicon layer. An electrical device comprising an electrical contact between a support wafer and a surface of a top silicon layer of a silicon-on-insulator wafer formed according to the inventive method.
    Type: Application
    Filed: March 23, 2010
    Publication date: September 30, 2010
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Philipp STEINMANN, Manfred SCHIEKOFER, Michael KRAUS, Thomas SCHARNAGL, Wolfgang SCHWARTZ
  • Patent number: 7763485
    Abstract: A method for etching facets of a laser die prior to coating in such a way as to control the formation of oxides and metallic films on the facet is disclosed. In one embodiment, the method includes placing a wafer on which the laser is included in the interior volume of an etching chamber. Nitrogen is introduced into the interior volume to define a nitrogen-rich environment. The laser facet is then etched in the nitrogen-rich environment with argon delivered from an ion gun. In another embodiment, the method includes placing the laser in an ion beam etching chamber, then physically etching the facet of the laser with an ion beam that includes an argon/nitrogen mixture. The laser facet(s) can then be coated as desired. The etching method reduces the incidence of leakage current during operation of the laser die caused by metallic film formation on the facet before coating.
    Type: Grant
    Filed: May 15, 2007
    Date of Patent: July 27, 2010
    Assignee: Finisar Corporation
    Inventors: Roman Dimitrov, Ashish Verma, Tsurugi Sudo, Scott Lehmann
  • Publication number: 20100173483
    Abstract: The GaN single-crystal substrate 11 in accordance with the present invention has a polished surface subjected to heat treatment for at least 10 minutes at a substrate temperature of at least 1020° C. in a mixed gas atmosphere containing at least an NH3 gas. As a consequence, an atomic rearrangement is effected in the surface of the substrate 11 in which a large number of minute defects are formed by polishing, so as to flatten the surface of the substrate 11. Therefore, the surface of an epitaxial layer 12 formed on the substrate 11 can be made flat.
    Type: Application
    Filed: March 16, 2010
    Publication date: July 8, 2010
    Applicant: Sumitomo Electric Industries, Ltd.
    Inventors: Masaki Ueno, Eiryo Takasuka, Soo-Jin Chua, Peng Chen
  • Publication number: 20100159651
    Abstract: Nanocrystals are formed over an insulating layer by depositing a semiconductor layer over the insulating layer. The semiconductor layer is annealed to form a plurality of globules from the semiconductor layer. The globules are annealed using oxygen. Semiconductor material is deposited on the plurality of globules to add semiconductor material to the globules. After depositing the semiconductor material, the globules are annealed to form the nanocrystals. The nanocrystals can then be used in a storage layer of a non-volatile memory cell, especially a split-gate non-volatile memory cell having a select gate over the nanocrystals and a control gate adjacent to the select gate.
    Type: Application
    Filed: December 19, 2008
    Publication date: June 24, 2010
    Inventors: Jinmiao J. Shen, Horacio P. Gasquet, Sung-Taeg Kang, Marc A. Rossow
  • Patent number: 7700460
    Abstract: The present invention provides a semiconductor device fabrication method capable of reducing the thermal load on the substrate. The present invention also provides a semiconductor device fabrication method capable of improving the characteristics of a semiconductor element. The semiconductor device fabrication method according to the present invention comprises a step of thermally processing a semiconductor layer that is deposited on a substrate by using, as a heat source, the flame of a gas burner that uses a mixed gas of hydrogen and oxygen as fuel. As a result of thermal processing, the semiconductor layer is re-crystallized and an oxide film is formed on the surface of the semiconductor layer. The oxide film can be used as a gate insulation film and a capacitive insulation film.
    Type: Grant
    Filed: November 8, 2006
    Date of Patent: April 20, 2010
    Assignee: Seiko Epson Corporation
    Inventors: Mitsuru Sato, Sumio Utsunomiya
  • Patent number: 7701011
    Abstract: An electronic device, including a substrate, a plurality of first semiconductor islands on the substrate, a plurality of second semiconductor islands on the substrate, a first dielectric film on the first subset of the semiconductor islands, second dielectric film on the second semiconductor islands, and a metal layer in electrical contact with the first and second semiconductor islands. The first semiconductor islands and the first dielectric film contain a first diffusible dopant, and the second semiconductor islands and the second dielectric layer film contain a second diffusible dopant different from the first diffusible dopant. The present electronic device can be manufactured using printing technologies, thereby enabling high-throughput, low-cost manufacturing of electrical circuits on a wide variety of substrates.
    Type: Grant
    Filed: August 3, 2007
    Date of Patent: April 20, 2010
    Assignee: Kovio, Inc.
    Inventors: Arvind Kamath, James Montague Cleeves, Joerg Rockenberger, Patrick Smith, Fabio Zürcher
  • Publication number: 20100081262
    Abstract: The present disclosure provides a method of fabricating a semiconductor device that includes providing a substrate having a first region and a second region, forming first and second gate stacks in the first and second regions, respectively, the first gate stack including a first dummy gate and the second gate stack including a second dummy gate, removing the first dummy gate in the first gate stack thereby forming a first trench and removing the second dummy gate in the second gate stack thereby forming a second trench, forming a first metal layer in the first trench and in the second trench, removing at least a portion of the first metal layer in the first trench, forming a second metal layer in the remainder of the first trench and in the remainder of the second trench, reflowing the second metal layer, and performing a chemical mechanical polishing (CMP).
    Type: Application
    Filed: March 26, 2009
    Publication date: April 1, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Peng-Soon Lim, Yong-Tian Hou, Chien-Hao Chen, Chi-Chun Chen
  • Patent number: 7683386
    Abstract: A substrate has at least one recess and/or protrusion formed in and/or on a surface thereof so as to scatter or diffract light generated in an active layer. The recess and/or protrusion is formed in such a shape that can reduce crystalline defects in semiconductor layers.
    Type: Grant
    Filed: August 18, 2004
    Date of Patent: March 23, 2010
    Assignee: Nichia Corporation
    Inventors: Hisanori Tanaka, Yasunobu Hosokawa, Yuuki Shibutani
  • Publication number: 20100041214
    Abstract: A high quality single crystal substrate and a method of fabricating the same are provided. The method of fabricating a single crystal substrate includes: forming an insulator on a substrate; forming a window in the insulator, the window exposing a portion of the substrate; forming an epitaxial growth silicon or germanium seed layer on the portion of the substrate exposed through the window; depositing a silicon or germanium material layer, which are crystallization target material layers, on the epitaxial growth silicon 6r germanium seed layer and the insulator; and crystallizing the crystallization target material layer by melting and cooling the crystallization target material layer.
    Type: Application
    Filed: August 7, 2009
    Publication date: February 18, 2010
    Inventors: Hans S. Cho, Takashi Noguchi, Wenxu Xianyu, Xiaoxin Zhang, Huaxiang Yin
  • Publication number: 20100032812
    Abstract: A method is provided for controlling the average stress and the strain gradient in structural silicon germanium layers as used in micromachined devices. The method comprises depositing a single silicon germanium layer on a substrate and annealing a predetermined part of the deposited silicon germanium layer. The process parameters of the depositing and/or annealing steps are selected such that a predetermined average stress and a predetermined strain gradient are obtained in the predetermined part of the silicon germanium layer. Preferably a plasma assisted deposition technique is used for depositing the silicon germanium layer, and a pulsed excimer laser is used for local annealing, with a limited thermal penetration depth. Structural silicon germanium layers for surface micromachined structures can be formed at temperatures substantially below 400° C., which offers the possibility of post-processing micromachined structures on top of a substrate comprising electronic circuitry such as CMOS circuitry.
    Type: Application
    Filed: December 21, 2006
    Publication date: February 11, 2010
    Applicants: INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM (IMEC), AMERICAN UNIVERSITY CAIRO
    Inventors: Sherif Sedky, Ann Witvrouw
  • Publication number: 20100032760
    Abstract: The present invention provides a thin-film transistor (TFT) substrate, which can be fabricated simply and at reduced cost, and a method of fabricating the TFT substrate. The TFT substrate includes: an insulating substrate; gate wiring that extends on the insulating substrate in a first direction; data wiring that extends on the gate wiring in a second direction, and includes a lower layer and an upper layer; and a semiconductor pattern that is disposed under the data wiring and has substantially the same shape as the data wiring except for a channel region, wherein root-mean-square roughness of a top surface of the data wiring is 3 nm or less.
    Type: Application
    Filed: July 24, 2009
    Publication date: February 11, 2010
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Seung-Ha CHOI, Sang-Gab Kim, Shin-II Choi, Ki-Yeup Lee, Dong-Ju Yang, Hong-Kee Chin, Yu-Gwang Jeong
  • Publication number: 20100012972
    Abstract: The present invention provides novel silicon-germanium hydride compounds, methods for their synthesis, methods for their deposition, and semiconductor structures made using the novel compounds.
    Type: Application
    Filed: November 21, 2006
    Publication date: January 21, 2010
    Applicant: The Arizona Board of Regents, a body corparate acting onbehalf of Arizona State University
    Inventors: John Kouvetakis, Cole J. Ritter III, Changwu Hu, Ignatius S.T. Tsong, Andrew Chizmeshya
  • Publication number: 20100006985
    Abstract: A method is provided for making a silicon-on-insulator substrate. Such method can include epitaxially growing a highly p-type doped silicon-containing layer onto a major surface of an underlying semiconductor region of a substrate. Subsequently, a non-highly p-type doped silicon-containing layer may be epitaxially grown onto a major surface of the p-type highly-doped epitaxial layer to cover the highly p-type doped epitaxial layer. The overlying non-highly p-type doped epitaxial layer can have a dopant concentration substantially lower than the dopant concentration of the highly p-type doped epitaxial layer. The substrate can then be processed to form a buried oxide layer selectively by oxidizing at least portions of the highly p-type doped epitaxial layer covered by the non-highly p-type doped epitaxial layer, the buried oxide layer separating the overlying monocrystalline semiconductor layer from the underlying semiconductor region.
    Type: Application
    Filed: July 10, 2008
    Publication date: January 14, 2010
    Applicant: International Business Machines Corporation
    Inventors: Joel P. DeSouza, Keith E. Fogel, Alexander Reznicek, Devendra Sadana
  • Patent number: 7645682
    Abstract: The invention relates to improvements in a method for molecularly bonding first and second substrates together by placing them in surface to surface contact. The improvement includes, prior to placing the substrates in contact, cleaning the surface of one or both of the substrates in a manner to provide a cleaned surface that is slightly roughened compared to a conventionally polished surface, and heating at least one or both of the substrates prior to placing the substrates in contact while retaining the heating at least until the substrates are in surface to surface contact.
    Type: Grant
    Filed: October 16, 2007
    Date of Patent: January 12, 2010
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Sebastien Kerdiles, Willy Michel, Walter Schwarzenbach, Daniel Delprat
  • Patent number: 7635875
    Abstract: At least one recess and/or protruding portion is created on the surface portion of a substrate for scattering or diffracting light generated in a light emitting region. The recess and/or protruding portion has a shape that prevents crystal defects from occurring in semiconductor layers.
    Type: Grant
    Filed: January 30, 2008
    Date of Patent: December 22, 2009
    Assignee: Nichia Corporation
    Inventors: Isamu Niki, Motokazu Yamada, Masahiko Sano, Shuji Shioji
  • Publication number: 20090298266
    Abstract: A device grade III-V quantum well structure and method of manufacture is described. Embodiments of the present invention enable III-V InSb quantum well device layers with defect densities below 1×108 cm?2 to be formed. In an embodiment of the present invention, a delta doped layer is disposed on a dopant segregation barrier in order to confine delta dopant within the delta doped layer and suppress delta dopant surface segregation.
    Type: Application
    Filed: August 10, 2009
    Publication date: December 3, 2009
    Inventors: Mantu K. Hudait, Aaron A. Budrevich, Dmitri Loubychev, Jack T. Kavalieros, Suman Datta, Joel M. Fastenau, Amy W. Liu
  • Publication number: 20090267197
    Abstract: A semiconductor device for preventing the leaning of storage nodes and a method of manufacturing the same is described. The semiconductor device includes support patterns that are formed to support a plurality of cylinder type storage nodes. The support patterns are formed of a BN layer and have a hexagonal structure. The BN layer forming the support patterns has compressive stress as opposed to tensile stress and can therefore withstand cracking in the support patterns.
    Type: Application
    Filed: July 9, 2008
    Publication date: October 29, 2009
    Inventors: Hun KIM, Byung Soo EUN
  • Publication number: 20090253251
    Abstract: A spin addition method for catalyst elements is simple and very important technique, because the minimum amount of a catalyst element necessary for crystallization can be easily added by controlling the catalyst element concentration within a catalyst element solution, but there is a problem in that uniformity in the amount of added catalyst element within a substrate is poor. The non-uniformity in the amount of added catalyst element within the substrate is thought to influence fluctuation in crystallinity of a crystalline semiconductor film that has undergone thermal crystallization, and exert a bad influence on the electrical characteristics of TFTs finally structured by the crystalline semiconductor film. The present invention solves this problem with the aforementioned conventional technique.
    Type: Application
    Filed: November 12, 2008
    Publication date: October 8, 2009
    Applicants: SEMICONDUCTOR ENERGY LABORATORY CO., LTD., SHARP KABUSHIKI KAISHA
    Inventors: Misako NAKAZAWA, Toshiji HAMATANI, Naoki MAKITA
  • Publication number: 20090227077
    Abstract: Disclosed are planar and non-planar field effect transistor (FET) structures and methods of forming the structures. The structures comprise segmented active devices (e.g., multiple semiconductor fins for a non-planar transistor or multiple semiconductor layer sections for a planar transistor) connected at opposite ends to source/drain bridges. A gate electrode is patterned on the segmented active devices between the source/drain bridges such that it has a reduced length between the segments (i.e., between the semiconductor fins or sections). Source/drain contacts land on the source/drain bridges such that they are opposite only those portions of the gate electrode with the reduced gate length. These FET structures can be configured to simultaneously maximize the density of the transistor, minimize leakage power and maintain the parasitic capacitance between the source/drain contacts and the gate conductor below a preset level, depending upon the performance and density requirements.
    Type: Application
    Filed: May 19, 2009
    Publication date: September 10, 2009
    Applicant: International Business Machines Corporation
    Inventors: Brent A. Anderson, Edward J. Nowak
  • Publication number: 20090206348
    Abstract: A composite substrate (1) comprising a substrate body (2) and a utility layer (31) fixed on the substrate body (2). A planarization layer (4) is arranged between the utility layer (31) and the substrate body (2). A method for producing a composite substrate (1) applies a planarization layer (4) on a provided utility substrate (3). The utility substrate (3) is fixed on a substrate body (2) for the composite substrate (1). The utility substrate (3) is subsequently separated, wherein a utility layer (31) of the utility substrate (3) remains for the composite substrate (1) on the substrate body (2).
    Type: Application
    Filed: April 20, 2007
    Publication date: August 20, 2009
    Applicant: Osram Opto Semiconductors GmbH
    Inventors: Volker Hârle, Uwe Strauss, Georg Brüderl, Christoph Eichler, Adrian Avramescu
  • Publication number: 20090194847
    Abstract: An AlxGayIn1-x-yN crystal substrate of the present invention has a main plane having an area of at least 10 cm2. The main plane has an outer region located within 5 mm from an outer periphery of the main plane, and an inner region corresponding to a region other than the outer region. The inner region has a total dislocation density of at least 1×102 cm?2 and at most 1×106 cm-31 2. It is thereby possible to provide an AlxGayIn1-x-yN crystal substrate having a large size and a suitable dislocation density for serving as a substrate for a semiconductor device, a semiconductor device including the AlxGayIn1-x-yN crystal substrate, and a method of manufacturing the same.
    Type: Application
    Filed: October 16, 2006
    Publication date: August 6, 2009
    Applicant: Sumitomo Electric Industries, Ltd.
    Inventors: Shinsuke Fujiwara, Tomoki Uemura, Takuji Okahisa, Koji Uematsu, Manabu Okui, Muneyuki Nishioka, Shin Hashimoto
  • Publication number: 20090170292
    Abstract: A production method for a semiconductor substrate for producing a high quality SGOI substrate 10 in which the dislocation density in a silicon germanium Si1-yGey layer (SGOI layer) formed on an embedded oxide film is reduced and the occurrence of defects is suppressed, by employing the SIMOX method, or a semiconductor substrate. The SGOI substrate is produced by adjusting the composition ratio (x) of the germanium Ge in the silicon germanium Si1-xGex layer prior to the SIMOX method processing, to a composition ratio of a predetermined ratio or less in which the dislocation density in the silicon germanium Si1-yGey layer after the SIMOX method processing becomes a predetermined level or less. Preferably the composition ratio (x) is adjusted to a composition ratio in which the dislocation density in the silicon germanium Si1-yGey layer (SGOI layer) after the SIMOX method processing becomes 106 cm?2 or less.
    Type: Application
    Filed: July 27, 2005
    Publication date: July 2, 2009
    Applicant: Komatsu Denshi Kinzoku Kabushiki Kaisha
    Inventors: Masato Imai, Yoshiji Miyamura
  • Publication number: 20090159932
    Abstract: Optimizing carrier mobilities in MOS transistors in CMOS ICs requires forming (100)-oriented silicon regions for NMOS and (110) regions for PMOS. Boundary regions between (100) and (110) regions must be sufficiently narrow to support high gate densities and SRAM cells appropriate for the technology node. This invention provides a method of forming an integrated circuit (IC) substrate containing regions with two different silicon crystal lattice orientations. Starting with a (110) direct silicon bonded (DSB) layer on a (100) substrate, regions in the DSB layer are amorphized and recrystallized on a (100) orientation by solid phase epitaxy (SPE). Lateral templating by the DSB layer is reduced by amorphization of the upper portion of the (110) regions through a partially absorbing amorphization hard mask. Boundary morphology is less than 40 nanometers wide. An integrated circuit formed with the inventive method is also disclosed.
    Type: Application
    Filed: December 24, 2008
    Publication date: June 25, 2009
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Angelo Pinto, Frank S. Johnson
  • Publication number: 20090140274
    Abstract: A semiconductor structure comprising a III-nitride light emitting layer disposed between an n-type region and a p-type region is grown over a porous III-nitride region. A III-nitride layer comprising InN is disposed between the light emitting layer and the porous III-nitride region. Since the III-nitride layer comprising InN is grown on the porous region, the III-nitride layer comprising InN may be at least partially relaxed, i.e. the III-nitride layer comprising InN may have an in-plane lattice constant larger than an in-plane lattice constant of a conventional GaN layer grown on sapphire.
    Type: Application
    Filed: December 4, 2007
    Publication date: June 4, 2009
    Applicant: PHILIPS LUMILEDS LIGHTING COMPANY, LLC
    Inventors: Jonathan J. Wierer, JR., John E. Epler
  • Publication number: 20090111199
    Abstract: The present invention relates to a method for manufacturing a flat panel display. Herein, the same mask is used to form contact holes and pixel electrodes in the display substrate. Hence, the number of masks needed for manufacturing the flat panel display can be reduced to decrease the manufacturing cost.
    Type: Application
    Filed: October 10, 2008
    Publication date: April 30, 2009
    Applicant: Chunghwa Picture Tubes, Ltd.
    Inventors: Shu-Yu Chang, Wen-Hsiung Liu
  • Patent number: 7524697
    Abstract: A burn-in process for a semiconductor integrated circuit device includes a first process of positioning bump electrodes of the semiconductor integrated circuit device with respect to pads of a socket having detachment mechanisms, a second process of pressing the bump electrodes against the pads by weighting the semiconductor integrated circuit device, and a third process of detaching the bump electrodes from the pads by exerting force on the semiconductor integrated circuit device in a direction opposite to a weighting direction of the second process. Automatic insertion and detachment of a semiconductor integrated circuit chip in a burn-in test is facilitated by detaching the bump electrodes from the pads by pushing up the semiconductor integrated circuit device.
    Type: Grant
    Filed: January 18, 2005
    Date of Patent: April 28, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Naohiro Makihira, Satoshi Imasu, Masanao Sato
  • Publication number: 20080315370
    Abstract: Methods for forming {110} type facets on a (001) oriented substrate of Group III-V compounds and Group IV semiconductors using selective epitaxial growth is provided. The methods include forming a dielectric film on a (100) substrate. The dielectric film can then be patterned to expose a portion of the substrate and to form a substrate-dielectric film boundary substantially parallel to a <110> direction. A {110} type sidewall facet can then be formed by epitaxially growing a semiconductor layer on the exposed portion of the substrate and the dielectric film.
    Type: Application
    Filed: August 28, 2008
    Publication date: December 25, 2008
    Inventors: Seung-Chang Lee, Steven R. J. Brueck
  • Publication number: 20080308906
    Abstract: A GaN substrate having a large diameter of two inches or more by which a semiconductor device such as a light emitting element with improved characteristics such as luminance efficiency, an operating life and the like can be obtained at low cost industrially, a substrate having an epitaxial layer formed on the GaN substrate, a semiconductor device, and a method of manufacturing the GaN substrate are provided. A GaN substrate has a main surface and contains a low-defect crystal region and a defect concentrated region adjacent to low-defect crystal region. Low-defect crystal region and defect concentrated region extend from the main surface to a back surface positioned on the opposite side of the main surface. A plane direction [0001] is inclined in an off-angle direction with respect to a normal vector of the main surface.
    Type: Application
    Filed: June 11, 2008
    Publication date: December 18, 2008
    Applicant: Sumitomo Electric Industries, Ltd.
    Inventors: Hideki OSADA, Hitoshi Kasai, Keiji Ishibashi, Seiji Nakahata, Takashi Kyono, Katsushi Akita, Yoshiki Miura
  • Publication number: 20080296585
    Abstract: A method of producing a GaN crystal is directed to growing a GaN crystal on a GaN seed crystal substrate. The method includes the steps of preparing a GaN seed crystal substrate including a first dopant such that the thermal expansion coefficient of the GaN seed crystal substrate becomes greater than that of the GaN crystal, and growing the GaN crystal to a thickness of at least 1 mm on the GaN seed crystal substrate. Accordingly, there can be provided a method of producing a GaN crystal that can suppress generation of a crack and grow a thick GaN crystal, and a GaN crystal substrate.
    Type: Application
    Filed: May 30, 2008
    Publication date: December 4, 2008
    Applicant: Sumitomo Electric Industries, Ltd.
    Inventors: Naoki MATSUMOTO, Fumitaka Sato, Seiji Nakahata, Takuji Okahisa, Koji Uematsu
  • Patent number: 7456079
    Abstract: A method including forming alignment marks in an upper surface of a semiconductor wafer; selectively depositing a mask over the alignment marks leaving portions of the upper surface exposed; depositing an epitaxial layer over the exposed portions of the upper surface; and thereafter removing the mask.
    Type: Grant
    Filed: August 25, 2005
    Date of Patent: November 25, 2008
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Hsueh-Liang Chou, De-Fang Huang