Amorphous Silicon Or Polysilicon Transistor (epo) Patents (Class 257/E21.412)
  • Publication number: 20100210057
    Abstract: An object is to provide a method for manufacturing a thin film transistor and a display device with reduced number of masks, in which adverse effects of optical current are suppressed. A manufacturing method comprises forming a stack including, from bottom to top, a light-blocking film, a base film, a first conductive film, a first insulating film, a semiconductor film, an impurity semiconductor film, and a second conductive film; performing first etching on the whole thickness of the stack using a first resist mask formed over it; forming a gate electrode layer by side etching the first conductive film in a second etching; forming a second resist mask over the stack; and performing third etching down to the semiconductor film, and partially etching it, using the second resist mask to form a source and drain electrode layer, a source and drain region, and a semiconductor layer.
    Type: Application
    Filed: January 28, 2010
    Publication date: August 19, 2010
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hidekazu MIYAIRI, Takafumi MIZOGUCHI
  • Publication number: 20100210055
    Abstract: A method of fabricating a flexible display device. The method includes forming an adhesive layer on a first carrier substrate; laminating a first flexible substrate on the adhesive layer, so that a first separation layer of the first flexible substrate is disposed on the adhesive layer; forming a thin film transistor array on the first flexible substrate; and separating the first carrier substrate from the flexible substrate by directing a laser beam onto the first separation layer. The first separation layer comprises silicon nitride (SiNx) with amounts of nitride A1 and amounts of silicon B1 satisfying 0.18?{A1/B1}?0.90.
    Type: Application
    Filed: May 3, 2010
    Publication date: August 19, 2010
    Inventors: Min-Ho Yoon, Nam-Seok Roh, Myung-Hwan Kim, San-Il Kim, Woo-Jae Lee, Jong-Seong Kim
  • Publication number: 20100181571
    Abstract: A laminate structure is disclosed that has a region having high surface free energy and a region having low surface free energy that are well separated, has high adhesiveness between an underlying layer and a conductive layer, and can be formed easily with low cost. The laminate structure includes a wettability-variable layer including a first surface free energy region of a first film thickness and a second surface free energy region of a second film thickness, and a conductive layer formed on the second surface free energy region of the wettability-variable layer. The second film thickness is less than the first film thickness and the surface free energy of the second surface free energy region is made higher than the surface free energy of the first surface free energy region by applying a predetermined amount of energy on the second surface free energy region.
    Type: Application
    Filed: July 15, 2008
    Publication date: July 22, 2010
    Inventors: Takanori TANO, Atsushi Onodera, Koei Suzuki, Hidenori Tomono
  • Publication number: 20100163856
    Abstract: A thin film transistor, a method of fabricating the thin film transistor, and an organic light emitting diode (OLED) display device including the thin film transistor, the thin film transistor including: a substrate; a buffer layer formed on the substrate; a first semiconductor layer disposed on the buffer layer; a second semiconductor layer disposed on the first semiconductor layer, which is larger than the first semiconductor layer; a gate electrode insulated from the first semiconductor layer and the second semiconductor layer; a gate insulating layer to insulate the gate electrode from the first semiconductor layer and the second semiconductor layer; source and drain electrodes insulated from the gate electrode and connected to the second semiconductor layer; an insulating layer disposed on the source and drain electrodes, and an organic light emitting diode connected to one of the source and drain electrodes.
    Type: Application
    Filed: December 30, 2009
    Publication date: July 1, 2010
    Applicant: SAMSUNG MOBILE DISPLAY CO., LTD.
    Inventors: Byoung-Keon PARK, Dong-Hyun Lee, Kil-Won Lee, Tae-Hoon Yang, Jin-Wook Seo, Ki-Yong Lee, Ji-Su Ahn, Maxim Lisachenko
  • Publication number: 20100167464
    Abstract: An object is to reduce a capacitance value of parasitic capacitance without decreasing driving capability of a transistor in a semiconductor device such as an active matrix display device. Further, another object is to provide a semiconductor device in which the capacitance value of the parasitic capacitance was reduced, at low cost. An insulating layer other than a gate insulating layer is provided between a wiring which is formed of the same material layer as a gate electrode of the transistor and a wiring which is formed of the same material layer as a source electrode or a drain electrode.
    Type: Application
    Filed: December 9, 2009
    Publication date: July 1, 2010
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Shunpei YAMAZAKI
  • Publication number: 20100155731
    Abstract: The present invention relates to a touching-type electronic paper and method for manufacturing the same. The touching-type electronic paper includes a TFT substrate and a transparent electrode substrate which are disposed as a cell. The transparent electrode substrate includes a common electrode, microcapsule electronic ink and light guiding poles as light transmitting passages, all of which are formed on a first substrate. The TFT substrate comprises displaying electrodes, first TFTs for driving the displaying electrodes, second TFTs for detecting lights transmitting through the light guiding poles and for producing level signals, and third TFTs for reading the level signals and sending the level signals to a back-end processing system, all of which are formed on a second substrate. The light guiding poles are opposite to the second TFTs respectively.
    Type: Application
    Filed: September 10, 2009
    Publication date: June 24, 2010
    Applicant: BOE TECHNOLOGY GROUP CO., LTD.
    Inventors: ZENGHUI SUN, Wenjie Hu, Zhuo Zhang, Gang Wang, Xibin Shao
  • Publication number: 20100151634
    Abstract: At least two TFTs which are connected with a light emitting element are provided, crystallinities of semiconductor regions composing active layers of the respective TFTs are made different from each other. As the semiconductor region, a region obtained by crystallizing an amorphous semiconductor film by laser annealing is applied. In order to change the crystallinity, a method of changing a scan direction of a continuous oscillating laser beam so that crystal growth directions are made different from each other is applied. Alternatively, a method of changing a channel length direction of TFT between the respective semiconductor regions without changing the scan direction of the continuous oscillating laser beam so that a crystal growth direction and a current flowing direction are different from each other is applied.
    Type: Application
    Filed: January 29, 2010
    Publication date: June 17, 2010
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei Yamazaki, Yasuyuki Arai
  • Publication number: 20100148825
    Abstract: Provided are a semiconductor device and a method of fabricating the semiconductor device. The semiconductor device may be a complementary device including a p-type oxide TFT and an n-type oxide TFT. The semiconductor device may be a logic device such as an inverter, a NAND device, or a NOR device.
    Type: Application
    Filed: November 30, 2009
    Publication date: June 17, 2010
    Inventors: Jae-chul Park, I-hun Song, Young-soo Park, Kee-won Kwon, Chang-jung Kim, Kyoung-kook Kim, Sung-ho Park, Sung-hoon Lee, Sang-wook Kim, Sun-il Kim
  • Publication number: 20100148155
    Abstract: A thin film transistor (TFT), a method of forming the same and a flat panel display device having the same are disclosed.
    Type: Application
    Filed: February 19, 2009
    Publication date: June 17, 2010
    Applicant: Sungkyunkwan University Foundation for Corporate Collaboration
    Inventors: Byoung deog CHOI, Jun sin Yi, Sung wook Jung, Kyung soo Jang, Jae hyun Cho
  • Patent number: 7736955
    Abstract: It is an object of the present invention to reduce the consumption of materials for manufacturing a display device, simplify the manufacturing process and the apparatus used for it, and lower the manufacturing costs. The present invention provides a technique to manufacture a display device, applying a means to form a pattern such as a contact hole formed in a semiconductor film, a wiring or an insulating film, or a mask pattern to form such a pattern by drawing directly, a means to remove a film, such as etching and ashing, and a film forming means to selectively form an insulating film, a semiconductor film and a metal film on a predetermined region.
    Type: Grant
    Filed: January 8, 2007
    Date of Patent: June 15, 2010
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Yasuyuki Arai
  • Publication number: 20100133544
    Abstract: A thin film transistor (TFT) includes a poly-silicon island, a gate insulating layer, a gate stack layer, and a dielectric layer. The poly-silicon island includes a source region and a drain region. The gate insulating layer covers the poly-silicon island. The gate stack layer is disposed on the gate insulating layer and includes a first conductive layer and a second conductive layer. A length of the first conductive layer is less than a length of the second conductive layer. The dielectric layer covers the gate insulating layer and the gate stack layer, and therefore a number of cavities are formed between the second conductive layer and the gate insulating layer.
    Type: Application
    Filed: February 6, 2009
    Publication date: June 3, 2010
    Applicant: CHUNGHWA PICTURE TUBES, LTD.
    Inventors: Ta-Chuan Liao, Huang-Chung Cheng, Ya-Hsiang Tai, Szu-Fen Chen
  • Publication number: 20100128190
    Abstract: Disclosed is a liquid crystal display including a first substrate, a second substrate facing the first substrate, a thin film transistor formed on the first substrate and including a semiconductor layer, a convex pattern formed on the semiconductor layer and provided at a side surface thereof with a concave-convex section, and a liquid crystal layer interposed between the first and second substrates.
    Type: Application
    Filed: April 28, 2009
    Publication date: May 27, 2010
    Inventors: Bo-Kyoung Ahn, Bo-Sung Kim, Young-Min Kim, Nam-Ok Jung, Seung-Hwan Cho
  • Publication number: 20100127263
    Abstract: A liquid crystal display device includes a gate line and a data line on a substrate crossing each other to define a pixel region; a thin film transistor in the pixel region and connected to the gate line and the data line; a pixel electrode in the pixel region and connected to the thin film transistor; and a gate pad at an end of the gate line and a data pad at an end of the data line, at least one of the gate pad and the data pad including: a pad electrode including at least one pad contact hole therein along with a passivation layer, the passivation layer on the pad electrode, at least one side of the pad contact hole having an uneven shape in plane; and a pad electrode terminal contacting inner side surfaces of the pad electrode surrounding the pad contact hole.
    Type: Application
    Filed: May 26, 2009
    Publication date: May 27, 2010
    Inventors: Chang-Deok Lee, Hyung-Beom Shin, Seok Kim
  • Patent number: 7714366
    Abstract: Polysilicon electrical depletion in a polysilicon gate electrode is reduced by depositing the polysilicon under controlled conditions so as to vary the crystal grain size through the thickness of the polysilicon. The resulting CMOS transistor may have two or more depth-wise contiguous regions of respective crystalline grain size, and the selection of grain size may be directed to maximize dopant activation in the polysilicon near the gate dielectric and to tailor the resistance of the polysilicon above that first region and more distant from the gate dielectric. A region of polycrystalline silicon may have a varying grain size as a function of a distance measured from a surface of the dielectric film.
    Type: Grant
    Filed: November 16, 2004
    Date of Patent: May 11, 2010
    Assignee: International Business Machines Corporation
    Inventors: Arne W. Ballantine, Kevin K. Chan, Jeffrey D. Gilbert, Kevin M. Houlihan, Glen L. Miles, James J. Quinlivan, Samuel C. Ramac, Michael B. Rice, Beth A. Ward
  • Publication number: 20100109011
    Abstract: A plurality of gate lines having gate electrodes are formed on a substrate and a semiconductor layer is formed on a gate insulating layer covering the gate lines. A plurality of data lines intersecting the gate lines are formed on the gate insulating layer and a plurality of drain electrodes are formed extending parallel with and adjacent to the data lines. Furthermore, a plurality of storage capacitor conductors are formed to be connected to the drain electrodes and to overlap an adjacent gate line. A passivation layer made of an organic material is formed on the above structure and has a contact hole. Furthermore, a plurality of pixel electrodes are formed to be electrically connected to the drain electrodes through the contact hole.
    Type: Application
    Filed: January 7, 2010
    Publication date: May 6, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD
    Inventors: Kyung-Wook KIM, Joo-Ae YOUN, Seong-Young LEE
  • Publication number: 20100112762
    Abstract: Methods of fabricating a semiconductor structure with a non- epitaxial thin film disposed on a surface of a substrate of the semiconductor structure are disclosed. The methods provide selective non-epitaxial growth (SNEG) or deposition of amorphous and/or polycrystalline materials to form a thin film on the surface thereof. The surface may be a non-crystalline dielectric material or a crystalline material. The SNEG on non-crystalline dielectric further provides selective growth of amorphous/polycrystalline materials on nitride over oxide through careful selection of precursors-carrier-etchant ratio. The non-epitaxial thin film forms resultant and/or intermediate semiconductor structures that may be incorporated into any front-end-of-the-line (FEOL) fabrication process.
    Type: Application
    Filed: January 8, 2010
    Publication date: May 6, 2010
    Inventors: Thomas N. Adam, Ashima B. Chakravarti, Eric C.T. Harley, Judson R. Holt
  • Patent number: 7700483
    Abstract: A method for fabricating a pixel structure is provided. First, a substrate having an active device formed thereon is provided. The active device has a gate, a gate dielectric layer, and a semiconductor layer having a channel, a source, and a drain region. Then, a dielectric layer is formed to cover the active device, and a photo-resist layer having a first photo-resist block and a second photo-resist block thinner than the first photo-resist block is formed on the dielectric layer. The second photo-resist block has openings above the source and the drain region, respectively. The source and the drain regions are exposed by removing part of the dielectric layer with the photo-resist layer as a mask. A second metal layer is formed after removing the second photo-resist block. A source and a drain are formed after removing the first photo-resist block. A pixel electrode connected to the drain is formed.
    Type: Grant
    Filed: May 26, 2008
    Date of Patent: April 20, 2010
    Assignee: Au Optronics Corporation
    Inventors: Yi-Sheng Cheng, Chia-Chi Tsai
  • Publication number: 20100090222
    Abstract: A thin film transistor according to one or more embodiments of the present invention includes: an insulation substrate; a gate electrode formed on the substrate; a gate insulating layer formed on the gate electrode; a semiconductor formed on the gate insulating layer and having a pair of openings facing each other; ohmic contact layers formed in the openings and including a conductive impurity; and a source electrode and a drain electrode in contact with their respective ohmic contact layers. An organic light emitting device in accordance with an embodiment includes: a first signal line and a second signal line intersecting each other on an insulation substrate; a switching thin film transistor connected to the first signal line and the second signal line; a driving thin film transistor connected to the switching thin film transistor; and a light emitting diode (LED) connected to the driving thin film transistor.
    Type: Application
    Filed: April 8, 2009
    Publication date: April 15, 2010
    Inventors: Yong-Hwan Park, Byoung-Seong Jeong, Joon-Hoo Choi, Sang-Ho Moon
  • Publication number: 20100093138
    Abstract: It is an object of the present invention to obtain a transistor with a high ON current including a silicide layer without increasing the number of steps. A semiconductor device comprising the transistor includes a first region in which a thickness is increased from an edge on a channel formation region side and a second region in which a thickness is more uniform than that of the first region. The first and second region are separated by a line which is perpendicular to a horizontal line and passes through a point where a line, which passes through the edge of the silicide layer and forms an angle ? (0°<?<45°) with the horizontal line, intersects with an interface between the silicide layer and an impurity region, and the thickness of the second region to a thickness of a silicon film is 0.6 or more.
    Type: Application
    Filed: December 14, 2009
    Publication date: April 15, 2010
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hiromichi GODO, Hajime TOKUNAGA
  • Patent number: 7696108
    Abstract: A method of forming a shadow layer on a wafer bevel region is provided. First, a substrate having the wafer bevel region and a central region is provided. Thereafter, an upper insulator and a lower insulator are provided. The upper insulator is disposed on an upper surface of the substrate and at least covers the central region. The lower insulator is disposed on a lower surface of the substrate and at least covers the central region. A shadow layer is then formed on the upper surface which is not covered by the upper insulator and on the lower surface which is not covered by the lower insulator. Next, the upper insulator and the lower insulator are removed.
    Type: Grant
    Filed: December 9, 2007
    Date of Patent: April 13, 2010
    Assignee: Nanya Technology Corporation
    Inventors: Wen-Chieh Wang, Jin-Tau Huang, Wei-Hui Hsu, Tse-Yao Huang
  • Publication number: 20100078645
    Abstract: An embedded or buried resistive structure may be formed by amorphizing a semiconductor material and subsequently re-crystallizing the same in a polycrystalline state, thereby providing a high degree of compatibility with conventional polycrystalline resistors, such as polysilicon resistors, while avoiding the deposition of a dedicated polycrystalline material. Hence, polycrystalline resistors may be advantageously combined with sophisticated transistor architectures based on non-silicon gate electrode materials, while also providing high performance of the resistors with respect to the parasitic capacitance.
    Type: Application
    Filed: September 3, 2009
    Publication date: April 1, 2010
    Inventors: Andreas Kurz, Roman Boschke, James Buller, Andy Wei
  • Publication number: 20100072480
    Abstract: A thin film transistor (TFT) and a method of manufacturing the same are provided, the TFT including a gate insulating layer on a gate. A channel may be formed on a portion of the gate insulating layer corresponding to the gate. A metal material may be formed on a surface of the channel. The metal material crystallizes the channel. A source and a drain may contact side surfaces of the channel.
    Type: Application
    Filed: May 6, 2009
    Publication date: March 25, 2010
    Inventors: Byung-wook Yoo, Sang-yoon Lee, Myung-kwan Ryu, Tae-sang Kim, Jang-yeon Kwon, Kyung-bae Park, Kyung-seok Son, Ji-sim Jung
  • Publication number: 20100065851
    Abstract: A semiconductor device 100 includes a thin-film transistor 123 and a thin-film diode 124. The thin-film transistor 123 includes a semiconductor layer S1 with a channel region 114, a source region and a drain region 112, a gate electrode 109 that controls the conductivity of the channel region 114, and a gate insulating film 108 arranged between the semiconductor layer and the gate electrode 109. The thin-film diode 124 includes a semiconductor layer S2 with at least an n-type region 113 and a p-type region 117. The respective semiconductor layers S1 and S2 of the thin-film transistor 123 and the thin-film diode 124 are portions of a single crystalline semiconductor layer, obtained by crystallizing the same crystalline semiconductor film, but have been crystallized to mutually different degrees.
    Type: Application
    Filed: February 18, 2008
    Publication date: March 18, 2010
    Inventor: Naoki Makita
  • Publication number: 20100051933
    Abstract: A thin film transistor array substrate having a high charge mobility and that can raise a threshold voltage, and a method of fabricating the thin film transistor array substrate are provided. The thin film transistor array substrate includes: an insulating substrate; a gate electrode formed on the insulating substrate; an oxide semiconductor layer comprising a lower oxide layer formed on the gate electrode and an upper oxide layer formed on the lower oxide layer, such that the oxygen concentration of the upper oxide layer is higher than the oxygen concentration of the lower oxide layer; and a source electrode and a drain electrode formed on the oxide semiconductor layer and separated from each other.
    Type: Application
    Filed: July 9, 2009
    Publication date: March 4, 2010
    Inventors: Do-Hyun Kim, Je-Hun Lee, Pil-Sang Yun, Dong-Hoon Lee, Bong-Kyun Kim
  • Publication number: 20100051911
    Abstract: In an organic thin film transistor array panel includes a source electrode and a drain electrode having a double layer including a metal and a metal oxide. The organic thin film transistor array panel is formed through a lift-off process or by using a shadow mask. The thin film transistor array panel has excellent characteristics and reduced manufacturing process costs.
    Type: Application
    Filed: February 24, 2009
    Publication date: March 4, 2010
    Inventors: Seung-Hwan Cho, Bo-Sung Kim, Young-Min Kim, Shi-Woo Rhee, Dong-Jin Yun
  • Patent number: 7666733
    Abstract: According to the invention, a transistor of vertical MOS type is produced in which an insulating assembly (28) formed above the drain (26) comprises insulating zones (42, 44) either side of the drain; cavities extend under the insulating assembly, either side of the channel (69); the gate (77a, 77b) is formed either side of this insulating assembly; and portions of the gate are located inside the cavities. The invention applies to microelectronics.
    Type: Grant
    Filed: December 4, 2007
    Date of Patent: February 23, 2010
    Assignee: Commissariat a l'Energie Atomique
    Inventor: Simon Deleonibus
  • Patent number: 7662651
    Abstract: A plurality of gate lines having gate electrodes are formed on a substrate and a semiconductor layer is formed on a gate insulating layer covering the gate lines. A plurality of data lines intersecting the gate lines are formed on the gate insulating layer and a plurality of drain electrodes are formed extending parallel with and adjacent to the data lines. Furthermore, a plurality of storage capacitor conductors are formed to be connected to the drain electrodes and to overlap an adjacent gate line. A passivation layer made of an organic material is formed on the above structure and has a contact hole. Furthermore, a plurality of pixel electrodes are formed to be electrically connected to the drain electrodes through the contact hole.
    Type: Grant
    Filed: April 3, 2007
    Date of Patent: February 16, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyung-Wook Kim, Joo-Ae Youn, Seong-Yeong Lee
  • Publication number: 20100019246
    Abstract: A method for manufacturing a thin film transistor array panel includes; forming a gate line including a gate electrode and a height increasing member on a substrate, forming a gate insulating layer on the gate line and the height increasing member, forming a semiconductor, a data line including a source electrode, and a drain electrode facing the source electrode and overlapping at least a portion of the height increasing member on the gate insulating layer, forming a first insulating layer on the gate insulating layer, a data line and the drain electrode, forming a light-blocking member on a portion of the first insulating layer corresponding to the gate line and the data line, forming a color filter in an area bound by the light-blocking member, forming a second insulating layer on the light-blocking member and the color filter, and patterning the second insulating layer, the light-blocking member or the color filter, and the first insulating layer to form a contact hole exposing a portion of the drain elec
    Type: Application
    Filed: May 4, 2009
    Publication date: January 28, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jang-Soo KIM, Jae-Hyoung YOUN, Sang-Soo KIM, Dong-Gyu KIM
  • Patent number: 7648860
    Abstract: A method of manufacturing a thin-film transistor or like structure provides conductive “tails” below an overhang region formed by a top gate structure. The tails increase in thickness as they extend outward from a point under the overhang to the source and drain contacts. The tails provide a low resistance conduction path between the source and drain regions and the channel, with low parasitic capacitance. The thickness profile of the tails is controlled by the deposition of material over and on the lateral side surfaces of the gate structure.
    Type: Grant
    Filed: March 12, 2009
    Date of Patent: January 19, 2010
    Assignee: Palo Alto Research Center Incorporated
    Inventors: Rene Lujan, William S. Wong
  • Patent number: 7649205
    Abstract: A method of manufacturing a thin-film transistor or like structure provides conductive “tails” below an overhang region formed by a top gate structure. The tails increase in thickness as they extend outward from a point under the overhang to the source and drain contacts. The tails provide a low resistance conduction path between the source and drain regions and the channel, with low parasitic capacitance. The thickness profile of the tails is controlled by the deposition of material over and on the lateral side surfaces of the gate structure.
    Type: Grant
    Filed: May 30, 2008
    Date of Patent: January 19, 2010
    Assignee: Palo Alto Research Center Incorporated
    Inventors: Rene Lujan, William S. Wong
  • Patent number: 7648866
    Abstract: Provided is a method of manufacturing a driving-device for a unit pixel of an organic light emitting display having an improved manufacturing process in which the driving device can be manufactured with a smaller number of processes and in simpler processes.
    Type: Grant
    Filed: December 18, 2007
    Date of Patent: January 19, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-sim Jung, Jung-seok Hahn, Sang-yoon Lee, Jong-man Kim, Jang-yeon Kwon, Kyung-bae Park
  • Publication number: 20100006855
    Abstract: A thin film transistor (TFT), a method of fabricating the same, and an organic light emitting diode (OLED) display device having the TFT. The TFT includes: a substrate; a polycrystalline silicon (poly-Si) semiconductor layer disposed on the substrate, including source, drain, and channel regions, a crystallization-inducing metal, first gettering sites disposed on opposing edges of the semiconductor layer, and a second gettering site spaced apart from the first gettering sites; a gate insulating layer disposed on the semiconductor layer; a gate electrode disposed on the gate insulating layer; an interlayer insulating layer disposed on the gate electrode; and source and drain electrodes disposed on the interlayer insulating layer and electrically connected to the source and drain regions of the semiconductor layer.
    Type: Application
    Filed: July 14, 2009
    Publication date: January 14, 2010
    Applicant: Samsung Mobile Display Co., Ltd.
    Inventors: Byoung-Keon Park, Jin-Wook Seo, Tae-Hoon Yang, Kil-Won Lee
  • Publication number: 20100006844
    Abstract: A thin-film transistor (“TFT”) array and a method of fabricating the TFT array panel include: an insulating substrate; a gate line and a data line which are insulated from each other on the insulating substrate and are arranged in a lattice; common wiring extended parallel to the gate line on the insulating substrate; a gate insulating film disposed on the gate line and the common wiring; a semiconductor layer disposed on the gate insulating film; contact holes which penetrate through the gate insulating film and the semiconductor layer disposed on the common wiring; a plurality of common electrodes connected to the common wiring by the contact holes and arranged parallel to each other; and a plurality of pixel electrodes arranged parallel to the plurality of common electrodes.
    Type: Application
    Filed: May 12, 2009
    Publication date: January 14, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Woong-Kwon KIM, Jun-Ho SONG, Joo-Han KIM, In-Woo KIM, Ho-Jun LEE
  • Publication number: 20100001266
    Abstract: A thin film transistor includes a substrate, a buffer layer on the substrate, a semiconductor layer on the buffer layer, a gate insulating layer on the semiconductor layer, a gate electrode on the gate insulating layer, an interlayer insulating layer on the entire surface of the substrate having the gate electrode, a first contact hole and a second contact hole, and source and drain electrodes on the interlayer insulating layer, insulated from the gate electrode, and having a portion connected with the semiconductor layer through the first contact hole. An organic light emitting diode display may include the thin film transistor along with a passivation layer on the entire surface of the substrate, and a first electrode, an organic layer, and a second electrode, which are on the passivation layer and electrically connected with the source and drain electrodes.
    Type: Application
    Filed: July 1, 2009
    Publication date: January 7, 2010
    Inventors: Ji-Su Ahn, Sung-Chul Kim
  • Publication number: 20100001265
    Abstract: The thin film transistor for an organic light emitting diode includes a crystalline semiconductor pattern on a substrate, a gate insulating layer on the crystalline semiconductor pattern having first source and drain contact holes, a gate electrode on the gate insulating layer, the gate electrode being between the first source and drain contact holes, an interlayer insulating layer covering the gate electrode, having second source and drain contact holes, source and drain electrode in the second source and drain contact holes, insulated from the gate electrode and electrically connected to the crystalline semiconductor pattern by first and second metal patterns in the first source and drain contact holes, respectively, wherein the gate electrode, the first metal pattern in the first source contact hole and the second metal pattern in the first drain contact hole are each made of a same material.
    Type: Application
    Filed: July 1, 2009
    Publication date: January 7, 2010
    Inventors: Ji-Su Ahn, Sung-Chul Kim
  • Publication number: 20100001281
    Abstract: A device having thin-film transistor (TFT) silicon-aluminum oxide-silicon (SAS) memory cell structures is provided. The device includes a substrate, a dielectric layer on the substrate, and one or more source or drain regions being embedded in the dielectric layer. the dielectric layer being associated with a first surface. Each of the one or more source or drain regions includes an N? polysilicon layer on a diffusion barrier layer which is on a conductive layer. The N+ polysilicon layer has a second surface substantially co-planar with the first surface. Additionally, the device includes a P? polysilicon layer overlying the co-planar surface, an aluminum oxide layer overlying the P? polysilicon layer; and at least one control gate overlying the aluminum oxide layer. In a specific embodiment, the control gate is made of highly doped P+ polysilicon. A method for making the TFT SAS memory cell structure is provided and can be repeated to integrate the structure three-dimensionally.
    Type: Application
    Filed: October 27, 2008
    Publication date: January 7, 2010
    Applicant: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventor: Fumitake Mieno
  • Publication number: 20090302319
    Abstract: An organic light emitting device and a manufacturing method thereof, including a first signal line and a second signal line intersecting each other on an insulating substrate, a switching thin film transistor connected to the first signal line and the second signal line, a driving thin film transistor connected to the switching thin film transistor, and a light emitting diode (“LD”) connected to the driving thin film transistor. The driving thin film transistor includes a driving control electrode and a driving semiconductor overlapping the driving control electrode, crystallized silicon having a doped region and a non-doped region, a driving gate insulating layer disposed between the driving control electrode and the driving semiconductor, and a driving input electrode and a driving output electrode opposite to each other on the driving semiconductor, wherein the interface between the driving gate insulating layer and the driving semiconductor includes nitrogen gas.
    Type: Application
    Filed: April 16, 2009
    Publication date: December 10, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyu-Sik CHO, Byoung-Seong JEONG, Joon-Hoo CHOI, Jong-Moo HUH
  • Publication number: 20090294781
    Abstract: A method of fabricating an array substrate for a liquid crystal display device includes: forming an initial photoresist (PR) pattern on a metallic material layer; etching the metallic material layer using the initial PR pattern as an etching mask to form the data line and a metallic material pattern, wherein the initial PR pattern is disposed on the data line; performing a first ashing process onto the initial PR pattern to partially remove the initial PR pattern so as to form a first ashed PR pattern, the first ashed PR pattern having a smaller width and a smaller thickness than the initial PR pattern such that end portions of the data line are exposed by the first ashed PR pattern; etching the intrinsic amorphous silicon layer and the impurity-doped amorphous silicon layer by a first dry-etching process; forming a source electrode and a drain electrode on the substrate.
    Type: Application
    Filed: November 14, 2008
    Publication date: December 3, 2009
    Inventors: Seok-Won KIM, Won-Joon Ho, Hyuk-Jin Kwon, Chang-Mo Yoo
  • Publication number: 20090298268
    Abstract: A method of fabricating a poly-Si thin film and a method of fabricating a poly-Si TFT using the same are provided. The poly-Si thin film is formed at a low temperature using ICP-CVD. After the ICP-CVD, ELA is performed while increasing energy by predetermined steps. A poly-Si active layer and a Si02 gate insulating layer are deposited at a temperature of about 150° C. using ICP-CVD. The poly-Si has a large grain size of about 3000 A or more. An interface trap density of the Si02 can be as high as lo?/cm2. A transistor having good electrical characteristics can be fabricated at a low temperature and thus can be formed on a heat tolerant plastic substrate.
    Type: Application
    Filed: June 16, 2009
    Publication date: December 3, 2009
    Inventors: Jang-yeon Kwon, Min-koo Han, Se-young Cho, Kyung-bae Park, Do-young Kim, Min-cheol Lee, Sang-myeon Han, Takashi Noguchi, Young-soo Park, Ji-sim Jung
  • Patent number: 7625770
    Abstract: A liquid crystal display and a fabricating method thereof for improving an aperture ratio are disclosed. A liquid crystal display (LCD) according to the present invention includes a gate line, a data line and a common line on the thin film transistor array substrate, the gate line crossing the data line to define a pixel region; a thin film transistor near the crossing of the gate line and the data line; a common electrode connected to the common line in the pixel region; and a pixel electrode connected to the thin film transistor in the pixel area for forming an in-plane electric field in association with the common electrode during an operation of the LCD, wherein an edge of the pixel electrode overlaps the common line with at least one insulating layer therebetween, and an edge of the common electrode overlaps the pixel electrode with said at least one insulating layer therebetween.
    Type: Grant
    Filed: January 16, 2009
    Date of Patent: December 1, 2009
    Assignee: LG Display Co., Ltd.
    Inventors: Hyun Kyu Lee, See Hwa Jeong, Seung Chan Choi
  • Publication number: 20090278128
    Abstract: A thin film transistor array panel includes a substrate; a gate electrode formed on the substrate; a data line formed on the substrate; a gate insulating layer formed on the data line and the gate electrode, and having a first contact hole exposing the gate electrode, and a second contact hole exposing the data line; a gate line intersecting the data line, and connected to the gate electrode through the first contact hole; a semiconductor formed the gate insulating layer, and including a channel of a thin film transistor; a source electrode connected to the data line through the second contact hole; a drain electrode opposite to the source electrode with respect to the channel on the semiconductor; a passivation layer having a third contact hole exposing the drain electrode; and a pixel electrode connected to the drain electrode through the third contact hole are included.
    Type: Application
    Filed: April 9, 2009
    Publication date: November 12, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Seok-Je SEONG, Yoon-Seok CHOI, Hyung-Don NA
  • Publication number: 20090272978
    Abstract: An image display system and manufacturing method are disclosed. According to the present invention, the image display system comprises a substrate, a switching TFT, a driving TFT, a photo sensor and a capacitor. A buffer layer is formed on a substrate. A separation layer is formed in a first area for forming a switching TFT, but no heat sink layer is formed thereon. A heat sink layer is formed on a second area for forming the driving TFT, the photo sensor and the capacitor, and then, the separation layer is formed thereafter. The present invention can form poly silicon layers with different crystal grain sizes on the first area and on the second area in a single laser crystallization process by utilizing the heat sink phenomenon of ELA with or without the heat sink layer. Therefore, the image display system of the present invention can operate with good luminance uniformity.
    Type: Application
    Filed: April 29, 2009
    Publication date: November 5, 2009
    Applicant: TPO Displays Corp.
    Inventors: Yu-Chung Liu, Te-Yu Lee
  • Publication number: 20090275178
    Abstract: In a method of manufacturing a polysilicon thin film and a method of manufacturing a TFT having the thin film, a laser beam is irradiated on a portion of an amorphous silicon thin film to liquefy the portion of the amorphous silicon thin film. The amorphous silicon thin film is on a first end portion of a substrate. The liquefied silicon is crystallized to form silicon grains. The laser beam is shifted from the first end portion towards a second end portion of the substrate opposite the first end portion by an interval in a first direction. The laser beam is then irradiated onto a portion of the amorphous silicon thin film adjacent to the silicon grains to form a first polysilicon thin film. Therefore, electrical characteristics of the amorphous silicon thin film may be improved.
    Type: Application
    Filed: June 23, 2009
    Publication date: November 5, 2009
    Inventors: Se-Jin CHUNG, Chi-Woo Kim, Ui-Jin Chung, Dong-Byum Kim
  • Patent number: 7612455
    Abstract: A layered structure comprises a variable wettability layer including a material that changes a critical surface tension in response to energy provided thereto, the wettability changing layer including at least a high surface energy part of large critical surface tension and a low surface energy part of low critical surface tension, a conductive layer formed on the variable wettability layer at the high surface energy tension part, and a semiconductor layer formed on the variable wettability layer at the low surface energy part.
    Type: Grant
    Filed: June 1, 2004
    Date of Patent: November 3, 2009
    Assignee: Ricoh Company, Ltd.
    Inventors: Takanori Tano, Koh Fujimura, Hidenori Tomono, Hitoshi Kondoh
  • Publication number: 20090269892
    Abstract: A process for producing an image display device using a thin film semiconductor device is provided which includes forming a polycrystalline semiconductor thin film on a substrate. A substantially belt-shaped crystal is formed which is crystallized so as to grow crystal grains in a direction substantially parallel to a scanning direction of a CW laser beam by scanning the CW laser beam along the substrate, thereby irradiating the CW laser beam on portions of the polycrystalline semiconductor thin film formed onto the substrate.
    Type: Application
    Filed: July 7, 2009
    Publication date: October 29, 2009
    Inventors: Mutsuko Hatano, Shinya Yamaguchi, Yoshinobu Kimura, Seong-Kee Park
  • Publication number: 20090267069
    Abstract: A semiconductor device includes a p-type TFT having a first semiconductor layer, and an n-type TFT having a second semiconductor layer. A tilted portion, which is widened toward the insulating substrate side, is formed in at least a part of an outer edge portion of the first semiconductor layer. A tilt angle of a surface of the tilted portion to a surface of an insulating substrate, which is an angle formed inside the first semiconductor layer, is smaller than an angle of a side surface of an outer edge portion of the second semiconductor layer to the surface of the insulating substrate, which is an angle formed inside the second semiconductor layer.
    Type: Application
    Filed: January 22, 2008
    Publication date: October 29, 2009
    Inventor: Hiroyuki Moriwaki
  • Publication number: 20090267071
    Abstract: Disclosed is a pixel layout structure capable of increasing the capability of detecting amorphous silicon (a-Si) residue defects and a method for manufacturing the same. Wherein, an a-Si dummy layer is disposed on either one side or both sides of each data line. The design of such an a-Si dummy layer is utilized, so that in an existing testing conditions (by making use of an existing automatic array tester in carrying out the test), in case that there exists an a-Si residue in a pixel, the pixel having defects can be detected through an enhanced capacitance coupling effect and an electron conduction effect. Therefore, through the application of the above-mentioned design, the capability of an automatic array tester can effectively be increased in detecting a defective pixel having a-Si residues.
    Type: Application
    Filed: March 17, 2009
    Publication date: October 29, 2009
    Inventors: Wei-Chuan LIN, Lung-chuan Chang
  • Publication number: 20090267064
    Abstract: The present invention provides a semiconductor thin film which can be manufactured at a relatively low temperature even on a flexible resin substrate. As a semiconductor thin film having a low carrier concentration, a high Hall mobility and a large energy band gap, an amorphous film containing zinc oxide and tin oxide is formed to obtain a carrier density of 10+17 cm?3 or less, a Hall mobility of 2 cm2/V·sec or higher, and an energy band gap of 2.4 eV or more. Then, the amorphous film is oxidized to form a transparent semiconductor thin film 40.
    Type: Application
    Filed: October 16, 2006
    Publication date: October 29, 2009
    Inventors: Koki Yano, Kazuyoshi Inoue, Nobuo Tanaka, Tokie Tanaka
  • Publication number: 20090263941
    Abstract: A multi-channel type thin film transistor includes a gate electrode over a substrate extending along a first direction, a plurality of active layers parallel to and spaced apart from each other extending along a second direction crossing the first direction, and source and drain electrodes spaced apart from each other with respect to the gate electrode and extending along the first direction, wherein each of the plurality of active layers includes a channel region overlapped with the gate electrode, a source region, a drain region, and lightly doped drain (LDD) regions, one between the channel region and the source region and another one between the channel region and the drain region, wherein the LDD regions of the adjacent active layers have different lengths from each other.
    Type: Application
    Filed: June 22, 2009
    Publication date: October 22, 2009
    Inventors: Seok-Woo Lee, Jae-Sung Yu
  • Publication number: 20090261330
    Abstract: It is an object to control quality of a microcrystalline semiconductor film or a semiconductor film including crystal grains so that operation characteristics of a semiconductor element typified by a TFT can be improved. It is another object to improve characteristics of a semiconductor element typified by a TFT by controlling a deposition process of a microcrystalline semiconductor film or a semiconductor film including crystal grains. In addition, it is another object to increase on-state current of a thin film transistor and to reduce off-state current of the thin film transistor. In a semiconductor layer including a plurality of crystalline regions in an amorphous structure, generation positions and generation density of crystal nuclei from which the crystalline regions start to grow are controlled, whereby quality of the semiconductor layer is controlled.
    Type: Application
    Filed: April 16, 2009
    Publication date: October 22, 2009
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Yasuhiro JINBO