With Inverted Transistor Structure (epo) Patents (Class 257/E29.291)
  • Publication number: 20130001560
    Abstract: The invention provides a manufacturing method of a substrate having a film pattern including an insulating film, a semiconductor film, a conductive film and the like by simple steps, and also a manufacturing method of a semiconductor device which is low in cost with high throughput and yield. According to the invention, after forming a first protective film which has low wettability on a substrate, a material which has high wettability is applied or discharged on an outer edge of a first mask pattern, thereby a film pattern and a substrate having the film pattern are formed.
    Type: Application
    Filed: September 12, 2012
    Publication date: January 3, 2013
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shinji MAEKAWA, Gen FUJII, Hiroko SHIROGUCHI, Masafumi MORISUE
  • Publication number: 20130001559
    Abstract: A substrate; a gate electrode formed above the substrate; a gate insulating film formed above the gate electrode; a crystalline silicon semiconductor layer formed above the gate insulating film; an amorphous silicon semiconductor layer formed above the crystalline silicon semiconductor layer; an organic protective film made of an organic material and formed above the amorphous silicon semiconductor layer; and a source electrode and a drain electrode formed above the amorphous silicon semiconductor layer interposing the organic protective film are included, and a charge density of the negative carriers in the amorphous silicon semiconductor layer is at least 3×1011 cm?2.
    Type: Application
    Filed: September 7, 2012
    Publication date: January 3, 2013
    Applicants: PANASONIC LIQUID CRYSTAL DISPLAY CO., LTD., PANASONIC CORPORATION
    Inventors: Yuji KISHIDA, Takahiro KAWASHIMA, Arinobu KANEGAE, Genshirou KAWACHI
  • Patent number: 8330165
    Abstract: In fabricating a thin film transistor, an active layer comprising a silicon semiconductor is formed on a substrate having an insulating surface. Hydrogen is introduced into The active layer. A thin film comprising SiOxNy is formed to cover the active layer and then a gate insulating film comprising a silicon oxide film formed on the thin film comprising SiOxNy. Also, a thin film comprising SiOxNy is formed under the active layer. The active layer includes a metal element at a concentration of 1×1015 to 1×1019 cm?3 and hydrogen at a concentration of 2×1019 to 5×1021 cm?3.
    Type: Grant
    Filed: June 12, 2009
    Date of Patent: December 11, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Satoshi Teramoto
  • Publication number: 20120305920
    Abstract: A semiconductor device including: a first electric conductor of a lower layer side and a second electric conductor of an upper layer side; a thick film insulating layer provided between the first electric conductor and the second electric conductor; and a contact portion formed so as to imitate an inner surface shape of a through hole with respect to the insulating layer and electrically connecting the first electric conductor and the second electric conductor, in which a tapered angle of the through hole is an acute angle.
    Type: Application
    Filed: May 11, 2012
    Publication date: December 6, 2012
    Applicant: SONY CORPORATION
    Inventors: Koichi Nagasawa, Masanobu Ikeda, Yasuhiro Murata
  • Patent number: 8319216
    Abstract: It is disclosed that a semiconductor device includes an oxide semiconductor layer provided over a gate insulating layer, a source electrode layer, and a drain electrode layer, in which a thickness of the gate insulating layer located in a region between the source electrode layer and the drain electrode layer is smaller than a thickness of the gate insulating layer provided between the gate electrode layer and at least one of the source electrode layer and the drain electrode layer.
    Type: Grant
    Filed: November 5, 2009
    Date of Patent: November 27, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Kengo Akimoto, Masashi Tsubuku
  • Patent number: 8314424
    Abstract: A TFT (5) includes: a gate electrode (12a); a first semiconductor portion (14a) that overlaps the gate electrode (12a) having the gate insulating film (13) interposed therebetween; a source electrode (15a) and a drain electrode (15b) that overlap the gate electrode (12a) having the gate insulating film (13) and the first semiconductor portion (14a) interposed therebetween; a second semiconductor portion (14b) that overlaps the gate electrode (12a) between the gate insulating film (13) and the source electrode (15a); and a conductive portion (15c) that overlaps the gate electrode (12a) having the gate insulating film (13) and the second semiconductor portion (14b) interposed therebetween. The TFT (5) brings the source line (15a) and the pixel electrode (17) into conduction by a switching element that includes short-circuit portion at the source electrode (15a) and the drain electrode (15b), the second semiconductor portion (14b) and the conductive portion (15c).
    Type: Grant
    Filed: August 5, 2008
    Date of Patent: November 20, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventor: Hidetoshi Nakagawa
  • Patent number: 8309966
    Abstract: A gate driver on array of a display includes a substrate having a peripheral region, and a gate driver on array structure formed in the peripheral region. The gate driver on array structure includes a pull-down transistor, and the pull-down transistor has a gate electrode, an insulating layer, a semiconductor island, a source electrode, and a drain electrode. The semiconductor island extends out of both edges of the gate electrode, and extends out of an edge of the source electrode and an edge of the drain electrode.
    Type: Grant
    Filed: October 6, 2010
    Date of Patent: November 13, 2012
    Assignee: AU Optronics Corp.
    Inventors: Tung-Chang Tsai, Lee-Hsun Chang, Ming-Chang Shih, Jing-Ru Chen, Kuei-Sheng Tseng
  • Patent number: 8299529
    Abstract: A metallic wiring film, which is not exfoliated even when exposed to plasma of hydrogen, is provided. A metallic wiring film is constituted by an adhesion layer in which Al is added to copper and a metallic low-resistance layer which is disposed on the adhesion layer and made of pure copper. When a copper alloy including Al and oxygen are included in the adhesion layer and a source electrode and a drain electrode are formed from it, copper does not precipitate at an interface between the adhesion layer and the silicon layer even when being exposed to the hydrogen plasma, which prevents the occurrence of exfoliation between the adhesion layer and the silicon layer. If the amount of Al increases, since widths of the adhesion layer and the metallic low-resistance layer largely differ after etching, the maximum addition amount for permitting the etching to be performed is the upper limit.
    Type: Grant
    Filed: September 14, 2010
    Date of Patent: October 30, 2012
    Assignee: Ulvac, Inc.
    Inventors: Satoru Takasawa, Satoru Ishibashi, Tadashi Masuda
  • Publication number: 20120261661
    Abstract: The present invention provides a manufacturing process using a droplet-discharging method that is suitable for manufacturing a large substrate in mass production. A photosensitive material solution of a conductive film is selectively discharged by a droplet-discharging method, selectively exposed to laser light, and developed or etched, thereby allowing only the region exposed to laser light to be left and realizing a source wiring and a drain wiring having a more microscopic pattern than the pattern itself formed by discharging. One feature of the source wiring and the drain wiring is that the source wiring and the drain wiring cross an island-like semiconductor layer and overlap it.
    Type: Application
    Filed: June 25, 2012
    Publication date: October 18, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shinji Maekawa, Hideaki Kuwabara
  • Patent number: 8258516
    Abstract: A thin-film transistor (TFT) substrate includes a gate electrode, a gate insulation pattern, a channel pattern, a first organic insulation pattern, a source electrode and a drain electrode. The gate electrode is formed on a base substrate. The gate insulation pattern is formed on the gate electrode and is smaller than the gate electrode. The channel pattern is formed on the gate insulation pattern and the channel pattern is smaller than the gate electrode. The first organic insulation pattern is formed on the base substrate to cover the channel pattern, the gate insulation pattern and the gate electrode.
    Type: Grant
    Filed: April 20, 2011
    Date of Patent: September 4, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Soo-Wan Yoon
  • Patent number: 8237163
    Abstract: An array substrate for a display device and its fabrication method are disclosed. The array substrate for a display device includes: a gate wiring and a gate electrode connected to the wiring formed on a substrate; a gate insulating layer formed on the gate electrode; an active layer and a barrier metal layer stacked with the gate insulating layer interposed therebetween on the gate electrode; a data wiring formed on the barrier metal layer and source and electrodes connected to the data wiring; a passivation film formed on the source and drain electrodes and the data wiring and having a contact hole exposing a portion of the drain electrode, the barrier metal layer and the active layer; and a pixel electrode formed on the passivation film and being in contact with the drain electrode and the barrier metal layer including the active layer.
    Type: Grant
    Filed: December 17, 2009
    Date of Patent: August 7, 2012
    Assignee: LG Display Co., Ltd.
    Inventors: Kyo-Ho Moon, Byung-Yong Ahn, Hee-Kyoung Choi, Chul-Tae Kim, Sung-Wook Hong, Seung-Woo Jeong, Yong-Soo Cho
  • Publication number: 20120181543
    Abstract: Disclosed are a flexible semiconductor device and manufacturing method therefor whereby the capacitances of capacitor parts of semiconductor elements and the like can be increased while decreasing parasitic capacitances that arise between multilevel interconnections. The disclosed flexible semiconductor device is provided with an insulating film on which a semiconductor element is formed. The top and bottom surfaces of the insulating film have a top wiring pattern layer and a bottom wiring pattern layer, respectively. The semiconductor element comprises: a semiconductor layer formed on the top surface of the insulating film; a source electrode and a drain electrode formed on the top surface of the insulating film so as to contact the semiconductor layer; and a gate electrode formed on the bottom surface of the insulating film so as to be opposite the semiconductor layer.
    Type: Application
    Filed: April 14, 2011
    Publication date: July 19, 2012
    Inventors: Takashi Ichiryu, Seiichi Nakatani, Koichi Hirano
  • Publication number: 20120161138
    Abstract: Provided is a manufacturing method for a semiconductor transistor comprising: forming a resist layer containing resist material on a base layer including a substrate; patterning the resist layer to form apertures therein; forming a metal layer by disposing metallic material to cover the resist layer and to fill the apertures formed in the resist layer; removing a metal oxide layer formed by oxidation of a top surface of the metal layer by performing cleaning by using a cleaning liquid; forming the source electrode and the drain electrode by removing the resist layer by using a dissolution liquid different from the cleaning liquid, the source electrode and the drain electrode constituted of the metallic material having been disposed in the apertures; and forming a semiconductor layer so as to cover the source electrode and the drain electrode.
    Type: Application
    Filed: November 8, 2011
    Publication date: June 28, 2012
    Applicant: PANASONIC CORPORATION
    Inventors: Yuko OKUMOTO, Akihito MIYAMOTO
  • Publication number: 20120161137
    Abstract: An array for an in-plane switching (IPS) mode liquid crystal display device includes a gate line formed on a substrate to extend in a first direction, a common line formed on the substrate to extend in the first direction, a data line formed to extend in a second direction, a thin film transistor formed at an intersection between the gate line and the data line, wherein the thin film transistor includes a gate line, a gate insulating layer, an active layer, a source electrode, and a drain electrode, a passivation film formed on the substrate including the thin film transistor, a pixel electrode formed on the passivation film located on a pixel region defined by the gate line and the data line, the pixel electrode being electrically connected to the drain electrode, a common electrode formed on the passivation film, and a common electrode connection line connected to the common electrode and the common line, wherein the common electrode connection line overlaps with the common line and the drain electrode.
    Type: Application
    Filed: July 7, 2011
    Publication date: June 28, 2012
    Inventor: Min-Jic LEE
  • Publication number: 20120161143
    Abstract: A crystal silicon film forming method according to the present invention includes: forming a metal film; forming an insulating film on the metal film, and forming a crystal silicon film made of polycrystal Si on the insulating film. In the forming of an insulating film, the insulating film is formed within a film thickness range of 160 nm to 190 nm. The forming of a crystal silicon film includes forming an amorphous silicon film made of a-Si on the insulating film, within a film thickness range of 30 nm to 45 nm, and forming the crystal silicon film from the amorphous silicon film by irradiating the amorphous silicon film with a light of a green laser.
    Type: Application
    Filed: February 29, 2012
    Publication date: June 28, 2012
    Applicant: PANASONIC CORPORATION
    Inventor: Yasuo SEGAWA
  • Patent number: 8207534
    Abstract: A thin film transistor array panel is provided, which includes a substrate, a plurality of gate line formed on the substrate, a plurality of common electrodes having a transparent conductive layer on the substrate, a gate insulating layer covering the gate lines and the common electrodes, a plurality of semiconductor layers formed on the gate insulating layer, a plurality of data lines including a plurality of source electrodes and formed on the semiconductor layer and the gate insulating layer, a plurality of drain electrodes formed on the semiconductor layer and the gate insulating layer, and a plurality of pixel electrodes overlapping the common electrodes and connected to the drain electrodes.
    Type: Grant
    Filed: April 2, 2009
    Date of Patent: June 26, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Je-Hun Lee, Sung-Jin Kim, Hee-Joon Kim, Chang-Oh Jeong
  • Publication number: 20120146037
    Abstract: Provided is a thin film transistor, wherein the on-off ratio thereof is increased by decreasing the OFF current thereof. A bottom-gate TFT (10) is provided with a channel layer (40) obtained by forming a second silicon layer (35) on a first silicon layer (30). Since amorphous silicon regions (32), which surround multiple grains (31) contained in the first silicon layer (30), contain hydrogen in an amount sufficient to enable termination of dangling bonds, most of dangling bonds in the amorphous silicon region (32) are terminated by hydrogen. For this reason, it becomes less likely to have defect levels formed in the amorphous silicon regions (32), and an OFF current that flows through defect levels is therefore decreased. A high number of the grains (31) are retained in the first silicon layer (30), and cause a large ON current to flow. Consequently, the on-off ratio of the TFT (10) is increased.
    Type: Application
    Filed: April 14, 2010
    Publication date: June 14, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventor: Tohru Okabe
  • Publication number: 20120119210
    Abstract: A pixel structure includes a substrate, a first metal layer, a gate insulator, a semiconductor layer, a second metal layer, a passivation layer, a hole, and a pixel electrode. The first metal layer is configured on the substrate and includes a scan line, a gate, and a common electrode. The common electrode has a predetermined opening. The gate insulator covers the first metal layer. The semiconductor layer is configured on the gate insulator. The semiconductor layer underlies the entire second metal layer. The passivation layer covers the second metal layer. The hole located in the predetermined opening goes through the passivation layer and exposes the second metal layer. The pixel electrode is configured on the passivation layer and fills the hole. The pixel electrode is electrically connected to the second metal layer via the hole. A dual gate pixel structure is also provided.
    Type: Application
    Filed: February 17, 2011
    Publication date: May 17, 2012
    Applicant: CHUNGHWA PICTURE TUBES, LTD.
    Inventors: Bo-Sin Lin, Chi-Liang Wu
  • Publication number: 20120119216
    Abstract: A semiconductor device comprises a gate electrode that is provided on a substrate and contains Al or an Al alloy; a gate insulating film that is so formed as to cover at least the upper surface of the gate electrode and contains an anodic oxide film that is obtained by anodizing the Al or Al alloy of the gate electrode; and an insulator layer that is so formed on the substrate as to surround the gate electrode and has a thickness that is substantially equal to a total of the thickness of the gate electrode and the thickness of the gate insulating film formed on the upper surface of the gate electrode.
    Type: Application
    Filed: July 26, 2010
    Publication date: May 17, 2012
    Inventor: Tadahiro Ohmi
  • Patent number: 8174013
    Abstract: A semiconductor device includes a semiconductor layer having a channel region, an impurity layer having a source region and a drain region, and a gate electrode provided so as to face the semiconductor layer with a gate insulating film interposed therebetween. The semiconductor layer has a layered structure of at least a first amorphous film and a crystalline film including a crystal phase, and the first amorphous film is formed directly on the gate insulating film.
    Type: Grant
    Filed: August 3, 2007
    Date of Patent: May 8, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Masao Moriguchi, Yuichi Saito
  • Patent number: 8168973
    Abstract: The thin film transistor includes, over a substrate having an insulating surface, a gate insulating layer covering a gate electrode, an amorphous semiconductor layer over the gate insulating layer, a semiconductor layer including an impurity element imparting one conductivity type over the amorphous semiconductor layer. The amorphous semiconductor layer comprises an NH radical. Defects of the amorphous semiconductor layer are reduced by cross-linking dangling bonds with the NH radical in the amorphous semiconductor layer.
    Type: Grant
    Filed: May 15, 2009
    Date of Patent: May 1, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Koji Dairiki, Hidekazu Miyairi, Akiharu Miyanaga, Takuya Hirohashi
  • Patent number: 8168980
    Abstract: In an active matrix substrate of the present invention, a gate insulating film for covering a gate electrode of each transistor has a thin portion, having a reduced film thickness, which is provided on a part overlapped on the gate electrode, and the thin portion is formed by using the gate electrode, on which the thin portion is overlapped, as a mask, and each transistor has a first drain electrode section and a second drain electrode section which are respectively provided on both sides of a source electrode, and the thin portion has two edges opposite to each other, and the first drain electrode section is overlapped on the one edge, and the second drain electrode section is overlapped on the other edge. This makes it possible to provide an active matrix substrate which realizes high display quality while suppressing unevenness of parasitic capacitances (particularly, Cgd) of TFTs in the active matrix substrate whose each TFT has a thin portion in its gate insulating film.
    Type: Grant
    Filed: November 7, 2006
    Date of Patent: May 1, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Toshihide Tsubata, Masanori Takeuchi
  • Publication number: 20120097961
    Abstract: Methods of anodizing aluminum using a hard mask and related embodiments of semiconductor devices are disclosed herein. Other methods and related embodiments are also disclosed herein.
    Type: Application
    Filed: December 7, 2011
    Publication date: April 26, 2012
    Applicants: Arizona State University
    Inventors: Jovan Trujillo, Curtis Moyer
  • Publication number: 20120080683
    Abstract: A thin film transistor, a display device and a liquid crystal display device are provided. The thin film transistor includes a gate electrode film onto which light from a light source is irradiated, a semiconductor film formed on the gate electrode film and on an opposite side to the light source side through an insulating film, first and second electrode films formed to be in electrical contact with the semiconductor film, and a first shielding film formed in a same layer as the gate electrode film and electrically isolated from the gate electrode film, wherein the first shielding film overlaps a part of the semiconductor film as seen from the light irradiation direction and also overlaps at least a part of the first electrode film as seen from the light irradiation direction.
    Type: Application
    Filed: September 23, 2011
    Publication date: April 5, 2012
    Inventors: Takeshi NODA, Takuo Kaitoh, Hidekazu Miyake, Takeshi Sakai
  • Patent number: 8148721
    Abstract: Provided is a bottom gate type thin film transistor including on a substrate (1) a gate electrode (2), a first insulating film (3) as a gate insulating film, an oxide semiconductor layer (4) as a channel layer, a second insulating film (5) as a protective layer, a source electrode (6), and a drain electrode (7), in which the oxide semiconductor layer (4) includes an oxide including at least one selected from the group consisting of In, Zn, and Sn, and the second insulating film (5) includes an amorphous oxide insulator formed so as to be in contact with the oxide semiconductor layer (4) and contains therein 3.8×1019 molecules/cm3 or more of a desorbed gas observed as oxygen by temperature programmed desorption mass spectrometry.
    Type: Grant
    Filed: November 20, 2007
    Date of Patent: April 3, 2012
    Assignee: Canon Kabushiki Kaisha
    Inventors: Ryo Hayashi, Nobuyuki Kaji, Hisato Yabuta
  • Patent number: 8148730
    Abstract: A first resist pattern is formed by exposure using a first multi-tone photomask, and a first conductive layer, a first insulating layer, a first semiconductor layer, and a second semiconductor layer are etched, so that an island-shaped single layer and an island-shaped stack are formed. Here, sidewalls are formed on side surfaces of the island-shaped single layer and the island-shaped stack. Further, a second resist pattern is formed by exposure using a second multi-tone photomask, and a second conductive layer and the second semiconductor layer are etched, so that a thin film transistor, a pixel electrode, and a connection terminal are formed. After that, a third resist pattern is formed by exposure from a rear side using metal layers of the first conductive layer and the second conductive layer as masks, and the third insulating layer are etched, so that a protective insulating layer is formed.
    Type: Grant
    Filed: October 20, 2008
    Date of Patent: April 3, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Kunio Hosoya, Saishi Fujikawa
  • Publication number: 20120074416
    Abstract: The present invention provides a liquid crystal display having excellent visibility. A thin film transistor array panel is provided, which includes: gate lines formed on an insulating substrate; data lines insulated from the gate lines and intersecting the gate lines; first pixel electrodes disposed on pixel areas defined by intersections of the gate lines and the data lines; first thin film transistors, each having three terminals connected to one of the gate lines, one of the data lines, and one of the first pixel electrodes; second pixel electrodes disposed on the pixel areas and capacitively coupled to the first pixel electrodes; and second thin film transistors, each having three terminals connected to a previous gate line, a storage electrode line or one of the data lines, and one of the second pixel electrodes.
    Type: Application
    Filed: September 23, 2011
    Publication date: March 29, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hee-Seob KIM, Jong-Lae KIM, Young-Chol YANG, Sung-Kyu HONG
  • Publication number: 20120049190
    Abstract: To reduce parasitic capacitance between a gate electrode and a source electrode or drain electrode of a dual-gate transistor. A semiconductor device includes a first insulating layer covering a first conductive layer; a first semiconductor layer, second semiconductor layers, and an impurity semiconductor layer sequentially provided over the first insulating layer; a second conductive layer over and at least partially in contact with the impurity semiconductor layer; a second insulating layer over the second conductive layer; a third insulating layer covering the three semiconductor layers, the second conductive layer, and the second insulating layer; and a third conductive layer over the third insulating layer. The third conductive layer overlaps with a portion of the first semiconductor layer, which does not overlap with the second semiconductor layers, and further overlaps with part of the second conductive layer.
    Type: Application
    Filed: August 18, 2011
    Publication date: March 1, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Hidekazu MIYAIRI
  • Patent number: 8124972
    Abstract: The thin film transistor includes a gate insulating layer covering a gate electrode, over a substrate having an insulating surface; a semiconductor layer forming a channel formation region, in which a plurality of crystal regions is included in an amorphous structure; an impurity semiconductor layer imparting one conductivity type which forms a source region and a drain region; and a buffer layer formed from an amorphous semiconductor, which is located between the semiconductor layer and the impurity semiconductor layer. The thin film transistor includes the crystal region which includes minute crystal grains and inverted conical or inverted pyramidal grain each of which grows approximately radially from a position away from an interface between the gate insulating layer and the semiconductor layer toward a direction in which the semiconductor layer is deposited in a region which does not reach the impurity semiconductor layer.
    Type: Grant
    Filed: April 24, 2009
    Date of Patent: February 28, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Koji Dairiki, Hidekazu Miyairi, Toshiyuki Isa, Akiharu Miyanaga, Takuya Hirohashi, Shunpei Yamazaki, Takeyoshi Watabe
  • Publication number: 20120043544
    Abstract: The present invention has an object to provide an active-matrix liquid crystal display device that realizes the improvement in productivity as well as in yield. In the present invention, a laminate film comprising the conductive film comprising metallic material and the second amorphous semiconductor film containing an impurity element of one conductivity type and the amorphous semiconductor film is selectively etched with the same etching gas to form a side edge of the first amorphous semiconductor film 1001 into a taper shape. Thereby, a coverage problem of a pixel electrode 1003 can be solved and an inverse stagger type TFT can be completed with three photomask. Selected figure is FIG. 15.
    Type: Application
    Filed: November 3, 2011
    Publication date: February 23, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hideomi SUZAWA, Yoshihiro KUSUYAMA, Shunpei YAMAZAKI
  • Patent number: 8120030
    Abstract: Off current of a bottom gate thin film transistor in which a semiconductor layer is shielded from light by a gate electrode is reduced. A thin film transistor includes a gate electrode layer; a first semiconductor layer; a second semiconductor layer, provided on and in contact with the first semiconductor layer; a gate insulating layer between and in contact with the gate electrode layer and the first semiconductor layer; impurity semiconductor layers in contact with the second semiconductor layer; and source and drain electrode layers partially in contact with the impurity semiconductor layers and the first and second semiconductor layers. The entire surface of the first semiconductor layer on the gate electrode layer side is covered by the gate electrode layer; and a potential barrier at a portion where the first semiconductor layer is in contact with the source or drain electrode layer is 0.5 eV or more.
    Type: Grant
    Filed: December 8, 2009
    Date of Patent: February 21, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Hiromichi Godo, Satoshi Kobayashi, Hidekazu Miyairi, Toshiyuki Isa, Shunpei Yamazaki
  • Publication number: 20120037908
    Abstract: A method of fabricating a TFT includes providing a substrate where a gate, an insulating layer, and a channel layer are formed. A conductive layer is formed on the substrate to cover the channel layer and the insulating layer. A photoresist layer is formed on the conductive layer. A photo mask is placed above the photoresist layer and has a data line pattern, a source pattern, and a drain pattern. A first width (W1) between the source pattern and the drain pattern and a second width (W2) of the data line pattern satisfy the following: if W1?1(um), then W2+a(um), and 0.3<a<0.7. An exposing process is performed by using the photo mask, and a development process is performed to pattern the photoresist layer. The conductive layer is patterned by using the photoresist layer as an etching mask to form a source, a drain, and a data line.
    Type: Application
    Filed: September 14, 2010
    Publication date: February 16, 2012
    Applicant: AU OPTRONICS CORPORATION
    Inventors: Huang-Chun Wu, Shine-Kai Tseng
  • Patent number: 8110453
    Abstract: A method and apparatus for forming a thin film transistor is provided. A gate dielectric layer is formed, which may be a bilayer, the first layer deposited at a low rate and the second deposited at a high rate. In some embodiments, the first dielectric layer is a silicon rich silicon nitride layer. An active layer is formed, which may also be a bilayer, the first active layer deposited at a low rate and the second at a high rate. The thin film transistors described herein have superior mobility and stability under stress.
    Type: Grant
    Filed: April 16, 2009
    Date of Patent: February 7, 2012
    Assignee: Applied Materials, Inc.
    Inventors: Ya-Tang Yang, Beom Soo Park, Tae Kyung Won, Soo Young Choi, John M. White
  • Publication number: 20120012846
    Abstract: To provide a semiconductor device and a display device which can be manufactured through a simplified process and the manufacturing technique. Another object is to provide a technique by which a pattern of wirings or the like which is partially constitutes a semiconductor device or a display device can be formed with a desired shape with controllability.
    Type: Application
    Filed: September 23, 2011
    Publication date: January 19, 2012
    Inventors: Toshiyuki Isa, Masafumi Morisue, Ikuko Kawamata
  • Publication number: 20120007091
    Abstract: A method for manufacturing a thin film transistor substrate including forming bus lines by etching a surface of a substrate to form bus line patterns and filling the bus line patterns with a bus line metal; forming a semiconductor channel layer at one portion of a pixel area defined by the bus lines; and forming source-drain electrodes on the semiconductor channel layer, a pixel electrode extending from the drain electrode within the pixel area, and a common electrode parallel with the pixel electrode. The bus lines are formed as being thicker but the bus lines are buried in the substrate so that the line resistance can be reduced and the step difference due to the thickness of bus line does not affect the device.
    Type: Application
    Filed: June 9, 2011
    Publication date: January 12, 2012
    Inventors: Jungil Lee, Injae Chung, Joonyoung Yang, Gisang Hong
  • Publication number: 20120007086
    Abstract: A thin film transistor substrate with an adhesive strength between a semiconductor layer and a source electrode, and between a semiconductor layer and a drain electrode; and an LCD device using the thin film transistor substrate. The thin film transistor substrate includes a substrate, a gate electrode on the substrate, a gate insulating film on the gate electrode, an active layer on the gate insulating film, an ohmic contact layer on the active layer, a barrier layer on the ohmic contact layer. The barrier layer is formed of a material layer containing Ge. A source electrode and a drain electrode are on the barrier layer. The source and drain electrodes are provided at a predetermined interval from each other.
    Type: Application
    Filed: June 16, 2011
    Publication date: January 12, 2012
    Inventors: Jae Young Oh, Jae Kyun Lee
  • Publication number: 20110310322
    Abstract: Provided are a thin film transistor substrate having a transparent electroconductive film in which residues and so on resulting etching are hardly generated; a process for producing the same; and a liquid crystal display using this thin film transistor substrate. A thin film transistor substrate, comprising a transparent substrate, a source electrode formed over the transparent substrate, a drain electrode formed over the transparent substrate, and a transparent pixel electrode formed over the transparent substrate, wherein the transparent pixel electrode is a transparent electroconductive film which is made mainly of indium oxide, and further comprises one or two or more oxides selected from tungsten oxide, molybdenum oxide, nickel oxide and niobium oxide, and the transparent pixel electrode is electrically connected to the source electrode or the drain electrode; a process for producing the same; and a liquid crystal display using this thin film transistor substrate.
    Type: Application
    Filed: August 29, 2011
    Publication date: December 22, 2011
    Inventors: Kazuyoshi INOUE, Shigekazu Tomai, Masato Matsubara
  • Patent number: 8071978
    Abstract: An organic electroluminescent device includes first and second substrates spaced apart from and facing each other, an organic electroluminescent diode on an inner surface of the second substrate, a gate line formed on an inner surface of the first substrate in a first direction, a data line formed in a second direction crossing the first direction, a power supply line spaced apart from the data line and formed in the second direction, a switching thin film transistor at a crossing portion of the gate and data lines, a driving thin film transistor at a crossing portion of the switching thin film transistor and the power supply line, a connecting electrode connected to the driving thin film transistor, and an electrical connecting pattern corresponding to the connecting electrode and for electrically connecting the connecting electrode to the organic electroluminescent diode.
    Type: Grant
    Filed: December 23, 2003
    Date of Patent: December 6, 2011
    Assignee: LG Display Co., Ltd.
    Inventors: Jae-Yong Park, Kwang-Jo Hwang
  • Publication number: 20110291093
    Abstract: The present invention relates to a semiconductor device including a thin film transistor comprising a microcrystalline semiconductor which forms a channel formation region and includes an acceptor impurity element, and to a manufacturing method thereof. A gate electrode, a gate insulating film formed over the gate electrode, a first semiconductor layer which is formed over the gate insulating film and is formed of a microcrystalline semiconductor, a second semiconductor layer which is formed over the first semiconductor layer and includes an amorphous semiconductor, and a source region and a drain region which are formed over the second semiconductor layer are provided in the thin film transistor. A channel is formed in the first semiconductor layer when the thin film transistor is placed in an on state.
    Type: Application
    Filed: August 11, 2011
    Publication date: December 1, 2011
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Makoto FURUNO
  • Patent number: 8067775
    Abstract: As a display device has a higher definition, the number of pixels, gate lines, and signal lines are increased. When the number of the gate lines and the signal lines are increased, a problem of higher manufacturing cost, because it is difficult to mount an IC chip including a driver circuit for driving of the gate and signal lines by bonding or the like. A pixel portion and a driver circuit for driving the pixel portion are provided over the same substrate, and at least part of the driver circuit includes a thin film transistor using an oxide semiconductor interposed between gate electrodes provided above and below the oxide semiconductor. Therefore, when the pixel portion and the driver portion are provided over the same substrate, manufacturing cost can be reduced.
    Type: Grant
    Filed: October 20, 2009
    Date of Patent: November 29, 2011
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Hidekazu Miyairi, Takeshi Osada, Shunpei Yamazaki
  • Publication number: 20110284856
    Abstract: An object is to reduce off-current of a thin film transistor. Another object is to improve electric characteristics of a thin film transistor. Further, it is still another object to improve image quality of a display device using the thin film transistor. An aspect of the present invention is a thin film transistor including a semiconductor film formed over a gate electrode and in an inner region of the gate electrode which does not reach an end portion of the gate electrode, with a gate insulating film interposed therebetween, a film covering at least a side surface of the semiconductor film, and a pair of wirings over the film covering the side surface of the semiconductor film; in which an impurity element serving as a donor is added to the semiconductor film.
    Type: Application
    Filed: August 3, 2011
    Publication date: November 24, 2011
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Hidekazu MIYAIRI, Yasuhiro JINBO
  • Publication number: 20110284850
    Abstract: An amorphous-silicon thin film transistor and a shift resister shift resister having the amorphous-silicon TFT include a first conductive region, a second conductive region and a third conductive region. The first conductive region is formed on a first plane spaced apart from a substrate by a first distance. The second conductive region is formed on a second plane spaced apart from the substrate by a second distance. The second conductive region includes a body conductive region and two hand conductive regions elongated from both ends of the body conductive region to form an U-shape. The third conductive region is formed on the second plane. The third conductive region includes an elongated portion. The elongated portion is disposed between the two hand conductive regions of the second conductive region. The amorphous-silicon TFT and the shift resister having the amorphous TFT reduce a parasitic capacitance between the gate electrode and drain electrode.
    Type: Application
    Filed: July 28, 2011
    Publication date: November 24, 2011
    Inventors: Seung-Hwan Moon, Back-Won Lee
  • Patent number: 8039842
    Abstract: A thin film transistor with favorable electric characteristics is provided, which includes a gate electrode layer; a first insulating layer covering the gate electrode layer; a pair of impurity semiconductor layers forming source and drain regions, which are provided with a distance therebetween and at least partly overlap with the gate electrode layer; a microcrystalline semiconductor layer which is provided over the first insulating layer in part of a channel formation region, and at least partly overlaps with the gate electrode layer and does not overlap with at least one of the pair of impurity semiconductor layers; a second insulating layer between and in contact with the first insulating layer and the microcrystalline semiconductor layer; and an amorphous semiconductor layer over the first insulating layer, covering the second insulating layer and the microcrystalline semiconductor layer. The first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer.
    Type: Grant
    Filed: May 15, 2009
    Date of Patent: October 18, 2011
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Yasuhiro Jinbo
  • Patent number: 8039840
    Abstract: A display device having the high aperture ratio and a storage capacitor with high capacitance is to be obtained. The present invention relates to a display device and a manufacturing method thereof. The display device includes a thin film transistor which includes a gate electrode, a gate insulating film, a first semiconductor layer, a channel protective film, a second semiconductor having conductivity which is divided into a source region and a drain region, and a source electrode and a drain electrode; a third insulating layer formed over the second conductive film; a pixel electrode formed over the third insulating layer, which is connected to one of the source electrode and the drain electrode; and a storage capacitor formed in a region where a capacitor wiring over the first insulating layer and the pixel electrode are overlapped with the third insulating layer over the capacitor wiring interposed therebetween.
    Type: Grant
    Filed: December 3, 2008
    Date of Patent: October 18, 2011
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Kunio Hosoya
  • Publication number: 20110248275
    Abstract: One object of the present invention is reduction of off current of a thin film transistor. Another object of the present invention is improvement of electric characteristics of the thin film transistor. Further, another object of the present invention is improvement of image quality of the display device including the thin film transistor. The thin film transistor includes a semiconductor film containing germanium at a concentration greater than or equal to 5 at. % and less than or equal to 100 at. % or a conductive film which is provided over a gate electrode with the gate insulating film interposed therebetween and which is provided in an inner region of the gate electrode so as not to overlap with an end portion of the gate electrode, a film covering at least a side surface of the semiconductor film containing germanium at a concentration greater than or equal to 5 at. % and less than or equal to 100 at.
    Type: Application
    Filed: June 23, 2011
    Publication date: October 13, 2011
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Shunpei Yamazaki
  • Publication number: 20110241002
    Abstract: Disclosed in a semiconductor device including a substrate, a first transistor, a second transistor, and a first source electrode and a first drain electrode of the first transistor are arranged along a first direction and a second source electrode and a second drain electrode of the second transistor are arranged in a reverse order of the first source electrode and the first drain electrode along the first direction, the first source electrode and the second source electrode are connected by a source connecting wiring, the first drain electrode and the second drain electrode are connected by a drain connecting wiring, a first gate electrode and a second gate electrode are connected by a gate connecting wiring and the source connecting wiring and the drain connecting wiring are provided at positions except a region overlapped with the first gate electrode, the second gate electrode and the gate connecting wiring.
    Type: Application
    Filed: March 30, 2011
    Publication date: October 6, 2011
    Applicant: CASIO COMPUTER CO., LTD.
    Inventors: Kunihiro MATSUDA, Hiroshi Matsumoto, Yukikazu Tanaka
  • Publication number: 20110233551
    Abstract: A method of manufacturing a thin film transistor array panel is provided, which includes: forming a gate line on a substrate; forming a gate insulating layer on the gate line; forming a semiconductor layer on the gate insulating layer; forming an ohmic contact on the semiconductor layer; forming a data line and a drain electrode on the ohmic contact; depositing a passivation layer on the data line and the drain electrode; forming a first photoresist layer on the passivation layer; etching the passivation layer and the gate insulating layer using the first photoresist layer as a mask to expose a portion of the drain electrode and a portion of the substrate; depositing a conductive film; and removing the photoresist layer; to form a pixel electrode on a portion of the drain electrode exposed by the etching of the passivation layer.
    Type: Application
    Filed: May 26, 2010
    Publication date: September 29, 2011
    Inventor: Dong-Gyu KIM
  • Publication number: 20110233550
    Abstract: Provided is a metallic wiring film which is not peeled away even when exposed to a hydrogen plasma. A metallic wiring film is constituted by an adhesion layer containing copper, Ca, and oxygen and a low-resistance metal layer (a layer of a copper alloy or pure copper) having a lower resistance than the adhesion layer. When the adhesion layer is composed of a copper alloy, which contains Ca and oxygen, and a source electrode film and a drain electrode film adhering to an ohmic contact layer are constituted by the adhesion layer, even if the adhesion layer is exposed to the hydrogen plasma, a Cu-containing oxide formed at an interface between the adhesion layer and the ohmic contact layer is not reduced, so that no peeling occurs between the adhesion layer and a silicon layer.
    Type: Application
    Filed: April 21, 2011
    Publication date: September 29, 2011
    Applicants: MITSUBISHI MATERIALS CORPORATION, ULVAC, Inc.
    Inventors: Satoru Takasawa, Satoru Ishibashi, Tadashi Masuda
  • Publication number: 20110220893
    Abstract: An array substrate for a liquid crystal display device includes: a gate line and a gate electrode on a substrate, the gate electrode connected to the gate line; a gate insulating layer on the gate line and the gate electrode, the gate insulating layer including an organic insulating material such that a radical of carbon chain has a composition ratio of about 8% to about 11% by weight; a semiconductor layer on the gate insulating layer over the gate electrode; a data line crossing the gate line to define a pixel region; source and drain electrodes on the semiconductor layer, the source electrode connected to the data line and the drain electrode spaced apart from the source electrode; a passivation layer on the data line, the source electrode and the drain electrode, the passivation layer having a drain contact hole exposing the drain electrode; and a pixel electrode on the passivation layer, the pixel electrode connected to the drain electrode through the drain contact hole
    Type: Application
    Filed: May 23, 2011
    Publication date: September 15, 2011
    Inventors: Byung-Geol Kim, Gee-Sung Chae, Jae-Seok Heo, Woong-Gi Jun
  • Publication number: 20110220896
    Abstract: An electric-field blocking film is provided between a BL insulation film and BL insulation film of a transistor, and a blocking film includes those three layers. The electric-field blocking film blocks an electric field produced by a drain electrode, a source electrode, and an n+-Si film. Even if misalignment of the drain electrode, the source electrode, and the n+-Si film in each drive transistor varies to make a portion overlying an i-Si film larger, therefore, the electric field at this portion is blocked by the electric-field blocking film, thereby making a variation in characteristic smaller.
    Type: Application
    Filed: September 28, 2010
    Publication date: September 15, 2011
    Applicant: CASIO COMPUTER CO., LTD.
    Inventors: Tatsuya MIYAKAWA, Youkio Kashio