Patents Represented by Attorney Ishimaru & Associates LLP
  • Patent number: 8234063
    Abstract: A method of operation of a navigation system with location profiling includes: calculating a routing region based on a current location for locating a device; calculating a familiarity level in the routing region; generating a routing overlay based on the familiarity level below a familiarity threshold with the routing overlay to compensate for a driver unfamiliarity in the routing region; and generating a compensation route based on the routing overlay for displaying on the device.
    Type: Grant
    Filed: December 18, 2009
    Date of Patent: July 31, 2012
    Assignee: Telenav, Inc.
    Inventor: Salman Dhanani
  • Patent number: 8227903
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a substrate; forming layers having non-horizontal strip patterns and non-vertical strip patterns over the substrate; mounting an integrated circuit device on the substrate adjacent the non-horizontal strip patterns and the non-vertical strip patterns; and applying an encapsulation over the integrated circuit device, the encapsulation restricted by the layers to prevent the encapsulation from reaching an edge of the substrate.
    Type: Grant
    Filed: September 15, 2010
    Date of Patent: July 24, 2012
    Assignee: Stats Chippac Ltd
    Inventors: Hye Ran Lee, Tae Keun Lee, Jaepil Kim, JungHo Seo
  • Patent number: 8227925
    Abstract: An integrated circuit packaging system comprising: a base package substrate; a first integrated circuit die attached over the base package substrate; and an interposer having a recessed edge and a corner that extends to a singulation edge, the interposer mounted over the first integrated circuit die, the interposer having a recess gap between the recessed edge and the singulation edge.
    Type: Grant
    Filed: February 15, 2012
    Date of Patent: July 24, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Sungmin Song, SeongMin Lee, WonJun Ko
  • Patent number: 8221583
    Abstract: A semiconductor system for peeling semiconductor chips from tape, comprising: providing an outer housing having an aperture on a top thereof; providing a magnet with a needle base extension; providing needles magnetically held to the magnet; applying a vacuum through the aperture to hold an adhesive material to the outer housing; and extending the needles through the aperture in the outer housing.
    Type: Grant
    Filed: January 22, 2008
    Date of Patent: July 17, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Gab Yong Min, Dong Hyong Lee, Jung Ho Kim, SeungYun Ahn
  • Patent number: 8217502
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a pillar ball; mounting an interposer having a first functional side and a second functional side over the pillar ball and a semiconductor chip; encapsulating the interposer, the pillar ball, and the semiconductor chip with an encapsulation; forming a via through the first functional side and the second functional side of the interposer, and through the encapsulation to expose a portion of the pillar ball; and filling the via with a pillar post.
    Type: Grant
    Filed: June 8, 2010
    Date of Patent: July 10, 2012
    Assignee: Stats Chippac Ltd.
    Inventor: ChanHoon Ko
  • Patent number: 8217514
    Abstract: A method of manufacture of an integrated circuit packaging system is provided including: providing a substrate; placing a patterned layer over the substrate for substantially removing crying warpage from the substrate, the patterned layer having an opening surrounded by other openings with the substrate exposed from the patterned layer within the other openings; mounting a semiconductor chip within the opening; and attaching a component directly over the other openings, the component having a horizontal length greater than horizontal lengths of the other openings.
    Type: Grant
    Filed: March 26, 2009
    Date of Patent: July 10, 2012
    Assignee: Stats Chippac Ltd.
    Inventor: Rajendra D. Pendse
  • Patent number: 8216883
    Abstract: A method for manufacturing a semiconductor package system includes: providing a leadframe, having an open center, with leads adjacent to a peripheral edge of the leadframe; making a die support pad, formed without tie bars, separately from the leadframe; providing a coverlay tape for positioning the support pad centered within the leadframe; attaching a semiconductor die to the die support pad through a die attach adhesive, the semiconductor die being spaced from the leads; and connecting a bonding pad on the semiconductor die to one of the leads using a bonding wire.
    Type: Grant
    Filed: February 8, 2011
    Date of Patent: July 10, 2012
    Assignee: Stats Chippac Ltd
    Inventors: Zigmund Ramirez Camacho, Dioscoro A. Merilo, Lionel Chien Hui Tay
  • Patent number: 8217501
    Abstract: A method of manufacture of an integrated circuit package system includes: providing a substrate with a top surface; configuring the top surface to include electrical contacts; attaching an integrated circuit to the top surface; and depositing a material to prevent warpage of the substrate on the top surface of the substrate and over the integrated circuit, the material patterned to have discrete hollow conduits that are over and larger than the electrical contacts.
    Type: Grant
    Filed: May 28, 2010
    Date of Patent: July 10, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Hyeog Chan Kwon, Hyun Joung Kim, Jae Chang Kim, Taeg Ki Lim, Jong Wook Ju
  • Patent number: 8211753
    Abstract: A method for fabricating a heat spreader is provided. Heat spreaders are formed and surrounded by a frame. The heat spreaders and frame are connected to one another by tie bars, the heat spreaders and tie bars having respective upper surfaces. At least portions of the upper surfaces of the tie bars are thinned to reduce the heights of the tie bars at least on a singulation line thereon. The frame is formed to support the heat spreader upper surfaces in an elevated position with respect thereto.
    Type: Grant
    Filed: August 18, 2004
    Date of Patent: July 3, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Kambhampati Ramakrishna, Diane Sahakian, Il Kwon Shim
  • Patent number: 8211746
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a base substrate; attaching a base device over the base substrate; attaching a leadframe having a leadframe pillar adjacent the base device over the base substrate; applying a base encapsulant over the base device, the base substrate, and the leadframe; removing a portion of the base encapsulant and a portion of the leadframe providing the leadframe pillar partially exposed; and attaching a base substrate connector to the base substrate directly below the leadframe pillar.
    Type: Grant
    Filed: May 27, 2011
    Date of Patent: July 3, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Jong-Woo Ha, TaeWoo Kang, DongSoo Moon
  • Patent number: 8212342
    Abstract: A method of manufacture of an integrated circuit package system includes providing a first frame having a first removable backing element connecting a first die attach pad and a first plurality of terminal leads. A first die is attached to the first die attach pad. A substrate is provided. A second die is attached to the substrate. The first die is attached to the second die with a plurality of die interconnects. The first removable backing element is removed after connecting the first die to the second die.
    Type: Grant
    Filed: December 10, 2009
    Date of Patent: July 3, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Zigmund Ramirez Camacho, Dioscoro A. Merilo, Henry Descalzo Bathan, Lionel Chien Hui Tay
  • Patent number: 8212352
    Abstract: An integrated circuit package system comprising: providing a package substrate; attaching an integrated circuit die over the package substrate wherein the integrated circuit die has a mount height; attaching an attachment structure having a height substantially the same as the mount height and planar dimensions predetermined to fit adjacent the integrated circuit die and over the package substrate; and attaching a heat dissipation device over the integrated circuit die and the attachment structure.
    Type: Grant
    Filed: March 18, 2008
    Date of Patent: July 3, 2012
    Assignee: Stats Chippac Ltd.
    Inventor: Rajendra D. Pendse
  • Patent number: 8211749
    Abstract: An integrated circuit packaging system is provided including forming a first device wafer having a first backside and a first active side; forming a waferscale spacer wafer having a waferscale spacer and a first opening; mounting the waferscale spacer wafer on the first backside; and singulating an first integrated circuit die having the waferscale spacer from the first device wafer having the first backside with the waferscale spacer wafer thereon.
    Type: Grant
    Filed: August 18, 2006
    Date of Patent: July 3, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Sang-Ho Lee, Jong-Woo Ha, Soo-San Park
  • Patent number: 8207600
    Abstract: An integrated circuit package system is provided including forming a lead frame includes forming a mold gate, providing a first surface, and providing a second surface opposite the first surface; and forming angled gate sides facing each other in the mold gate between the first surface and the second surface.
    Type: Grant
    Filed: March 30, 2007
    Date of Patent: June 26, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Henry Descalzo Bathan, Jeffrey D. Punzalan, Abelardo Hadap Advincula, Jose Alvin Caparas
  • Patent number: 8207598
    Abstract: A semiconductor heat spreader from a unitary metallic plate is provided. The unitary metallic plate is formed into a panel, channel walls, at least two feet, and at least one external reversing bend. The channel walls depend from the panel to define a channel between the channel walls and the panel for receiving a semiconductor therein. The feet extend from respective channel walls for attachment to a substrate.
    Type: Grant
    Filed: July 6, 2009
    Date of Patent: June 26, 2012
    Assignee: ST Assembly Test Services Ltd.
    Inventors: Virgil Cotoco Ararao, Il Kwon Shim, Seng Guan Chow, Sheila Marie L. Alvarez
  • Patent number: 8207015
    Abstract: A method of manufacture of an integrated circuit packaging system includes: applying a conductive material on a support structure; providing a bottom integrated circuit package having a bottom lead extended therefrom; attaching the bottom lead to the conductive material; stacking a top integrated circuit package over the bottom integrated circuit package, the top integrated circuit package having a top lead extending therefrom and the top lead over the bottom lead; attaching a conductive paste at an end portion of the top lead; and forming a stacking joint by flowing the conductive paste and the conductive material, the stacking joint below the top lead as well as below and above the bottom lead.
    Type: Grant
    Filed: April 30, 2010
    Date of Patent: June 26, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Guo Qiang Shen, Jae Hak Yee, Denver Zhu
  • Patent number: 8207597
    Abstract: An integrated circuit package system is provided including forming a lead frame including forming an inner lead having a planar surface, the inner lead extending inwardly from the lead frame and forming a stiffening structure integral with the lead frame for maintaining the planar surface; encapsulating the inner lead with an electrical connection to an integrated circuit die and with a first inner lead body of the inner lead exposed; and singulating the inner lead from the lead frame.
    Type: Grant
    Filed: February 2, 2007
    Date of Patent: June 26, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Jeffrey D. Punzalan, Henry D. Bathan, Il Kwon Shim, Zigmund Ramirez Camacho
  • Patent number: 8203201
    Abstract: A method of manufacture of an integrated circuit packaging system includes: forming a paddle, an inner post adjacent to the paddle, a jumper pad, and an outer post, with the jumper pad between the inner post and the outer post; mounting an integrated circuit over a paddle first side, the paddle first side co-planar with the outer post; connecting a first jumper interconnect between the integrated circuit and the jumper pad; connecting a second jumper interconnect between the jumper pad and the outer post; and forming an encapsulation over paddle, the integrated circuit, the first jumper interconnect, the jumper pad, and the second jumper interconnect.
    Type: Grant
    Filed: March 26, 2010
    Date of Patent: June 19, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Zigmund Ramirez Camacho, Emmanuel Espiritu, Henry Descalzo Bathan
  • Patent number: 8203214
    Abstract: An integrated circuit package in package system includes a package in package lead with a package in package lead surface substantially planar, attaching a first integrated circuit package having a first encapsulant surface substantially coplanar with the package in package lead surface, attaching a second integrated circuit near the first integrated circuit package, and forming a package in package encapsulant over the first integrated circuit package and the second integrated circuit.
    Type: Grant
    Filed: June 27, 2007
    Date of Patent: June 19, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Henry Descalzo Bathan, Zigmund Ramirez Camacho, Lionel Chien Hui Tay, Jeffrey D. Punzalan
  • Patent number: 8203220
    Abstract: A method for manufacturing an integrated circuit package system includes: forming a first device unit, having first external interconnects arranged along a perimeter of the first device unit, and a second device unit, having second external interconnects arranged along a perimeter of the second device unit, in an array configuration; mounting an integrated circuit die over the first device unit; connecting the integrated circuit die and the first external interconnects; encapsulating with an encapsulation covering the integrated circuit die, the first device unit, and the second device unit with both the first external interconnects and the second external interconnects partially exposed; and forming a partial encapsulation cut in the encapsulation electrically isolating the first external interconnects and the second electrical interconnects.
    Type: Grant
    Filed: June 10, 2010
    Date of Patent: June 19, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Lionel Chien Hui Tay, Zigmund Ramirez Camacho, Jeffrey D. Punzalan, Arnel Trasporto