Patents Represented by Attorney, Agent or Law Firm Mark F. Chadurjian
-
Patent number: 6529933Abstract: A data processing system that automatically changes a semaphore in response to a test and set or clear and invalidate instruction. When a device desires to either test and set or clear and invalidate a semaphore, it transfers an instruction having a test and set or clear and invalidate operation code and the address of the semaphore over the bus. The device responsible for managing the semaphore receives the instruction and automatically changes the semaphore. Therefore, a device is only required to transfer the instruction to test and set or clear and invalidate the semaphore. Moreover, because the test and set operation requires only a single instruction transfer, special techniques are not necessary to insure exclusive access to the semaphore during the operation.Type: GrantFiled: July 29, 1997Date of Patent: March 4, 2003Assignee: International Business Machines CorporationInventors: Michael Edward Montgomery, Kevin Lee Sherman
-
Patent number: 6525371Abstract: A self aligned method of forming a semiconductor memory array of floating gate memory cells in a semiconductor substrate has a plurality of spaced apart isolation regions on the substrate substantially parallel to one another. An active region is between each pair of adjacent isolation regions. The active and isolation regions are formed in parallel and in the column direction. In the row direction, strips of spaced apart silicon nitride are formed. A source line plug is formed between adjacent pairs of silicon nitride and is in contact with a first region in the active regions, and the isolation regions. The strips of silicon nitride are removed and isotropically etched. In addition, the materials beneath the silicon nitride are also isotropically etched. Polysilicon spacers are then formed in the row direction parallel to the source line plug and adjacent to the floating gates to form connected control gates. A second region is formed between adjacent, spaced apart, control gates.Type: GrantFiled: September 22, 1999Date of Patent: February 25, 2003Assignees: International Business Machines Corporation, Silicon Storage Technologies, Inc.Inventors: Jeffrey B. Johnson, Chung H. Lam, Dana Lee, Dale W. Martin, Jed H. Rankin
-
Patent number: 6521977Abstract: Semiconductor structures are provided with on-board deuterium reservoirs or with deuterium ingress paths which allow for diffusion of deuterium to semiconductor device regions for passivation purposes. The on-board deuterium reservoirs are in the form of plugs which extend through an insulating layer and a deuterium barrier layer to the semiconductor substrate, and are preferably positioned in contact with a shallow trench oxide which will allow diffusion of deuterium to the semiconductor devices. The deuterium ingress paths extend through thin film layers from the top or through the silicon substrate.Type: GrantFiled: January 21, 2000Date of Patent: February 18, 2003Assignee: International Business Machines CorporationInventors: Jay Burnham, Eduard A. Cartier, Thomas G. Ference, Steven W. Mittl, Anthony K. Stamper
-
Patent number: 6518614Abstract: The present invention provides a programmable element that can be programmed using relatively low-voltages (less than about 5 V) for use in one time programmable non-volatile memory storage or other high-density application. The low-voltage programmable element is a field effect transistor (FET) device that includes source and drain elements, which are separated by a channel region, and a gate region, present atop a portion of the channel region. The source and drain elements are not located beneath the gate region and the FET includes no extension implant regions present therein.Type: GrantFiled: February 19, 2002Date of Patent: February 11, 2003Assignee: International Business Machines CorporationInventors: Matthew J. Breitwisch, Bomy A. Chen, Chung H. Lam
-
Patent number: 6519725Abstract: A methodology for testing embedded memories based on functional patterns that allow for easy and complete diagnosis including techniques for shortening the size of the array test, and/or the simulation turn around time, without diminishing the diagnostic accuracy.Type: GrantFiled: March 4, 1997Date of Patent: February 11, 2003Assignee: International Business Machines CorporationInventors: Leendert M. Huisman, Ya-Chieh Lai
-
Patent number: 6518643Abstract: A substrate having at least one fuse in a fuse layer. An upper etch-stop layer over the fuse, a lower etch-stop layer having a different etch-chemistry over the fuse and, optionally, a diffusion barrier layer immediately over the fuse. The lower etch-stop later and the optional diffusion barrier providing a uniform passivation thickness for use in conjunction with laser fuse deletion processes. An upper etch-resistant layer over the lower etch-resistant layer and having an etch chemistry selective to that of the lower etch-resistant layer. Methods for providing a uniform passivation thickness over all the fuses, and for deleting such fuses.Type: GrantFiled: March 23, 2001Date of Patent: February 11, 2003Assignee: International Business Machines CorporationInventors: Thomas L. McDevitt, Anthony K. Stamper
-
Patent number: 6518112Abstract: A vertical Field Effect Transistor (FET) that may be an N-type FET (NFET) or a P-type FET (PFET); a multi-device vertical structure that may be two or more NFETs or two or more PFETs; logic gates including at least one vertical FET or at least one multi-device vertical; a Static Random Access Memory (SRAM) cell and array including at least one vertical FET; a memory array including at least one such SRAM cell; and the process of forming the vertical FET structure, the vertical multi-device (multi-FET) structure, the logic gates and the SRAM cell. The vertical FETs are epitaxially grown layered stacks of NPN or PNP with the side of a polysilicon gate layer adjacent the device's channel layer. The multi-FET structure may be formed by forming sides of two or more gates adjacent to the same channel layer or, by forming multiple channel layers in the same stack, e.g., PNPNP or NPNPN, each with its own gate, i.e., the side of a polysilicon gate layer.Type: GrantFiled: July 6, 2001Date of Patent: February 11, 2003Assignee: International Business Machines CorporationInventors: Michael D. Armacost, Claude L. Bertin, Erik L. Hedberg, Jack A. Mandelman
-
Patent number: 6512269Abstract: A semiconductor device including an SOI substrate; a plurality of diffusion regions in substrate, separated by, and abutting a plurality of body regions in said substrate, a first one of the body regions and its abutting diffusion regions having a first width and successive ones of the body regions and their abutting diffusion regions having successively smaller widths; and a plurality of gates each over one of the plurality of body regions and separated from the body regions by a dielectric material, said plurality of gates connected to a common voltage terminal.Type: GrantFiled: September 7, 2000Date of Patent: January 28, 2003Assignee: International Business Machines CorporationInventors: Andres Bryant, Edward Joseph Nowak, Minh Ho Tong
-
Patent number: 6506660Abstract: Described is a method of increasing the capacitance of semiconductor capacitors by providing a first solid-state electrode pattern on a semiconductor medium, etching topographic features on said first electrode pattern in a manner effective in increasing the surface area of said first electrode pattern, depositing a dielectric layer upon said electrode pattern that substantially conforms to said topographic features, and depositing a second solid-state electrode pattern upon said dielectric layer and sufficiently insulated from said first solid-state electrode pattern so as to create a capacitance with said first solid-state electrode pattern.Type: GrantFiled: November 13, 2001Date of Patent: January 14, 2003Assignee: International Business Machines CorporationInventors: Steven J. Holmes, Charles Black, David J. Frank, Toshiharu Furukawa, Mark C. Hakey, David V. Horak, William Hsioh-Lien Ma, Keith R. Milkove, Kathryn W. Guarini
-
Patent number: 6498372Abstract: A method and structure for conductively coupling electrical structures to a semiconductor device located under a silicon on insulator (SOI) layer. The SOI layer is formed on a bulk semiconductor substrate. A trench structure through the SOI layer is formed, wherein an end of the trench structure interfaces with the bulk semiconductor substrate. A semiconductor device is formed in the bulk semiconductor substrate, wherein the semiconductor device includes P+ and N+ diffusions. Conductive plugs are formed through the trench structure such that the conductive plugs are self-aligned with, and in conductive contact with, the diffusions. The semiconductor device in the bulk semiconductor substrate may include an electrostatic discharge device (ESD). The bulk semiconductor substrate, which has a high thermal conductivity, serves as an effective medium for dissipating heat generated by the ESD.Type: GrantFiled: February 16, 2001Date of Patent: December 24, 2002Assignee: International Business Machines CorporationInventors: Jeffrey S. Brown, Robert J. Gauthier, Jr., Jed H. Rankin, William R. Tonti
-
Patent number: 6498058Abstract: An SOI pass-gate disturb solution for an N-type MOSFET wherein a resistor is connected between the gate and the body of the FET to eliminate the disturb condition. The FET is fabricated in a substrate having a source, a drain and a gate, wherein the body of the field effect transistor is electrically floating and the transistor is substantially electrically isolated from the substrate. A high resistance path is provided coupling the electrically floating body of the FET to the gate, such that the body discharges to a low state before significant thermal charging can occur when the gate is low, and thus prevents the accumulation of a charge on the body when the transistor is off. The resistance of the high resistance path is preferably approximately 1010 Ohms−um divided by the width of the pass-gate.Type: GrantFiled: May 24, 2000Date of Patent: December 24, 2002Assignee: International Business Machines CorporationInventors: Andres Bryant, Edward J. Nowak, Minh H. Tong
-
Patent number: 6492211Abstract: There is disclosed herein a unique fabrication sequence and the structure of a vertical silicon on insulator (SOI) bipolar transistor integrated into a typical DRAM trench process sequence. A DRAM array utilizing an NFET allows for an integrated bipolar NPN sequence. Similarly, a vertical bipolar PNP device is implemented by changing the array transistor to a PFET. Particularly, a BICMOS device is fabricated in SOI. The bipolar emitter contacts and CMOS diffusion contacts are formed simultaneously of polysilicon plugs. The CMOS diffusion contact is the plug contact from bitline to storage node of a memory cell.Type: GrantFiled: September 7, 2000Date of Patent: December 10, 2002Assignee: International Business Machines CorporationInventors: Ramachandra Divakaruni, Russell J. Houghton, Jack A. Mandelman, W. David Pricer, William R. Tonti
-
Patent number: 6489207Abstract: The present invention relates to a method of forming a very shallow source-drain (S/D) extension while simultaneously highly doping a very narrow polysilicon gate through to the gate dielectric interface. The invention also relates to the resulting semiconductor.Type: GrantFiled: June 1, 2001Date of Patent: December 3, 2002Assignee: International Business Machines CorporationInventors: Toshiharu Furukawa, Mark C. Hakey, Steven J. Holmes, David V. Horak
-
Patent number: 6486510Abstract: A FET with reduced reverse short channel effects is described, as well as a method to make said FET. Germanium is implanted throughout a semiconductor substrate at an intensity and dose such that a peak ion concentration is created below the source and drain of the FET. The germanium can be implanted prior to gate and source and drain formation, and reduces the reverse short channel effect normally seen in FETs. The short channel effect normally occurring in FETs is not negatively impacted by the germanium implant.Type: GrantFiled: November 12, 2001Date of Patent: November 26, 2002Assignee: International Business Machines CorporationInventors: Jeffrey Scott Brown, Stephen Scott Furkay, Robert J. Gauthier, Jr., Dale Warner Martin, James Albert Slinkman
-
Patent number: 6483156Abstract: A double gated silicon-on-insulator (SOI) MOSFET is fabricated by using a mandrel shallow trench isolation formation process, followed by a damascene gate. The double gated MOSFET features narrow diffusion lines defined sublithographically or lithographically and shrunk, damascene process defined by an STI-like mandrel process. The double gated SOI MOSFET increases current drive per layout width and provides low out conductance.Type: GrantFiled: March 16, 2000Date of Patent: November 19, 2002Assignee: International Business Machines CorporationInventors: James W. Adkisson, John A. Bracchitta, John J. Ellis-Monaghan, Jerome B. Lasky, Effendi Leobandung, Kirk D. Peterson, Jed H. Rankin
-
Patent number: 6475838Abstract: A decoupling capacitor and methods for forming the same are provided. In a first aspect, the decoupling capacitor is formed during a process for forming first and second type FETs on a common substrate that comprises a plurality of implant steps for doping channels and diffusions of the first and second type FETs. In a second aspect, a method is provided for forming the novel decoupling capacitor that includes the steps of forming a mandrel layer on a substrate, including forming openings in the mandrel layer and disposing a first type dopant into the substrate through the openings. Thereafter, an epitaxial layer is formed in the openings on the substrate, an insulator layer is formed in the openings on the epitaxial layer and a gate is formed in the openings on the insulator layer. The mandrel layer is removed and the first type dopant is disposed into the substrate abutting the first type dopant in the substrate that was disposed through the openings.Type: GrantFiled: March 14, 2000Date of Patent: November 5, 2002Assignee: International Business Machines CorporationInventors: Andres Bryant, William F. Clark, Jr., Edward J. Nowak, Minh H. Tong
-
Patent number: 6476445Abstract: A semiconductor structure, and associated method of fabrication, comprising a substrate having a continuous buried oxide layer and having a plurality of trench isolation structures. The buried oxide layer may be located at more than one depth within the substrate. The geometry of the trench isolation structure may vary with depth. The trench isolation structure may touch or not touch the buried oxide layer. Two trench isolation structures may penetrate the substrate to the same depth or to different depths. The trench isolation structures provide insulative separation between regions within the substrate and the separated regions may contain semiconductor devices. The semiconductor structure facilitates the providing of digital and analog devices on a common wafer. A dual-depth buried oxide layer facilitates an asymmetric semiconductor structure.Type: GrantFiled: April 30, 1999Date of Patent: November 5, 2002Assignee: International Business Machines CorporationInventors: Jeffrey Scott Brown, Andres Bryant, Robert J. Gauthier, Jr., Randy William Mann, Steven Howard Voldman
-
Patent number: 6472258Abstract: A field effect transistor is formed with a sub-lithographic conduction channel and a dual gate which is formed by a simple process by starting with a silicon-on-insulator wafer, allowing most etching processes to use the buried oxide as an etch stop. Low resistivity of the gate, source and drain is achieved by silicide sidewalls or liners while low gate to junction capacitance is achieved by recessing the silicide and polysilicon dual gate structure from the source and drain region edges.Type: GrantFiled: November 13, 2000Date of Patent: October 29, 2002Assignee: International Business Machines CorporationInventors: James W. Adkisson, Paul D. Agnello, Arne W. Ballantine, Rama Divakaruni, Erin C. Jones, Jed H. Rankin
-
Patent number: 6465870Abstract: A ESD (electrostatic discharge) robust SiGe bipolar transistor is provided which comprises a substrate of a first conductivity type; a doped subcollector region of a second conductivity type formed on the substrate, the doped subcollector region including an epitaxial collector region which is defined between isolation trench regions; a first film comprising silicon and germanium formed on the doped subcollector region, the first film including a single crystal SiGe intrinsic base region and an extrinsic SiGe polysilicon base regions of the first conductivity type abutting the intrinsic base region; a second film comprising an emitter of the second conductivity type contained over the intrinsic base region formed by an emitter window mask and a second region formed outside of the emitter; a first doped region of the first conductivity type formed at a facet point between the intrinsic base region and one of the extrinsic base regions; a second doped region of said first conductivity type contained at the outeType: GrantFiled: January 25, 2001Date of Patent: October 15, 2002Assignee: International Business Machines CorporationInventor: Steven Howard Voldman
-
Patent number: 6459106Abstract: Described is a dynamic threshold field effect transistor (DTFET) that includes a gate-to-body contact structure within the gate. By forming the gate-to-body contact structure that can reduce the gate-to-body contact resistance and increase the device packing density, the DTFET can be used in silicon on insulator (SOI) technologies and take full advantages of the DT-CMOS performance benefit.Type: GrantFiled: January 3, 2001Date of Patent: October 1, 2002Assignee: International Business Machines CorporationInventors: Andres A. Bryant, Edward Joseph Nowak, Minh Ho Tong