Patents Represented by Attorney Steven Lin, Esq.
  • Patent number: 8179110
    Abstract: A converter system and method of operating a converter system are disclosed. The converter system comprises a converter power stage that can operate in a Discontinuous Conduction Mode (DCM) in a range of output currents and a Continuous Conduction Mode (CCM) in another range of output currents. The converter power stage includes at least an inductor with an inductor value and a control switch. The converter power stage provides an average current. A current controller is coupled to the converter power stage. When the converter power stage operates in DCM, the converter power stage provides the average current and the current controller is configured to measure the inductor value of the inductor. Furthermore, the current controller can also be configured to measure an input-to-output conversion ratio from the converter power stage.
    Type: Grant
    Filed: September 30, 2008
    Date of Patent: May 15, 2012
    Assignee: Cirrus Logic Inc.
    Inventor: John Laurence Melanson
  • Patent number: 8125805
    Abstract: A switching converter controller and method for controlling a switch-mode converter in a hybrid discontinuous conduction mode (DCM)/continuous conduction mode (CCM) mode are disclosed. The hybrid mode involves using double (two) or more switching pulses in a switching period of a control signal for controlling the switch-mode converter. The switching period is defined by a switch on-time duration, a switch off-time duration, and an N number of switching pulses. N is an integer greater than one. An inductor current through the inductor of the switch-mode converter is zero before an initial switching pulse, is zero after a last switching pulse, and is non-zero for all other times within the switching period. The switch-mode converter controller can be used as a power factor correction controller for a power factor corrector. The switch-mode converter controller can be implemented on a single integrated circuit.
    Type: Grant
    Filed: May 1, 2008
    Date of Patent: February 28, 2012
    Assignee: Cirrus Logic Inc.
    Inventor: John Laurence Melanson
  • Patent number: 7840015
    Abstract: A thermal sensor at the output of a switching amplifier senses heat dissipation at the output switch. If an overheating condition is sensed, gain of the digital input signal is lowered to reduce output power of the audio output signal.
    Type: Grant
    Filed: September 4, 2002
    Date of Patent: November 23, 2010
    Assignee: Cirrus Logic, Inc.
    Inventors: John L. Melanson, Xiaofan Fei, Johann G. Gaboriau, Steven Green, Jason P. Rhode, Eric Walburger, Wilson E. Taylor, Jr.
  • Patent number: 7821237
    Abstract: A power factor correction (PFC) controller and method uses a finite state machine to adjust the duty cycle of a pulse width modulation (PWM) switching control signal. The PFC controller has a target current generator that receives the link output voltage and generates a target current proportionate to the rectified line input voltage. The PFC controller further includes a comparator which outputs a two-level current comparison result signal. The finite state machine responsive to the two-level current comparison result signal, generates a switch control signal that has a duty cycle which is adjusted for controlling the switch so that the sensed current is approximately proportionate to the rectified line input voltage, such that power factor correction is performed.
    Type: Grant
    Filed: April 22, 2008
    Date of Patent: October 26, 2010
    Assignee: Cirrus Logic, Inc.
    Inventor: John Laurence Melanson
  • Patent number: 7719248
    Abstract: A switch-mode converter controller and method utilizes a comparator for receiving and comparing a sensed current and a peak current that is determined by a product of a multiplying factor, that is greater than or equal to two, and a target current. A finite state machine (FSM) is configured to operate the switch-mode converter in a discontinuous conduction mode (DCM). Responsive to the comparator, the FSM turns on the switch and observes an on-time duration of the switch until the sensed current reaches the peak current; calculates a switching period responsive to the peak current and the observed on-time duration; and varies the switching period responsive to the on-time duration and the multiplying factor such that an average of the sensed current equals the target current. The FSM can also be configured to alternatively operate the switch-mode converter in a continuous conduction mode (CCM).
    Type: Grant
    Filed: April 28, 2008
    Date of Patent: May 18, 2010
    Assignee: Cirrus Logic, Inc.
    Inventor: John Laurence Melanson
  • Patent number: 7719595
    Abstract: A processing system for a charge coupled device (CCD) or CMOS imaging system includes a correlated double sample (CDS) circuit for receiving data from an imager, a variable gain amplifier (VGA) having amplifiers of selectable current level to enable reduced data resolution in a preview display, a low power mode analog-to-digital converter (ADC) having a selectable narrow bit-width output and coupled to said VGA circuit, and a gain circuit coupled to said ADC. The single chip low-power analog front end produces digitized CCD data in either 13-bit, 12-bit or 10-bit formats at a first current level and 9-bit, 8-bit, or 6-bit formats at a second current level. The VGA amplifier includes symmetrical subcircuits which are independently actuable to enable full or reduced data resolution levels respectively for still image capture operation and video previewing on a separate preview screen.
    Type: Grant
    Filed: October 30, 2007
    Date of Patent: May 18, 2010
    Assignee: Cirrus Logic, Inc.
    Inventors: Sandra M. Johnson, Douglas R. Holberg, Nadi R. Itani
  • Patent number: 7589766
    Abstract: A selectable threshold multimode gain control apparatus and method for a charge coupled device (CCD) or CMOS imaging system includes an automatic gain control (AGC) circuit which continuously controls gain in said CCD system to produce a mutually continuous combined target gain level. A processing system for an imager device includes a camera system for producing an imager signal, a correlated double sample (CDS) circuit for receiving data from an imager, a variable gain amplifier (VGA), an analog-to-digital converter (ADC) coupled to said CDS circuit, a digital gain circuit (DGC) coupled to said ADC, and an automatic gain control (AGC) circuit coupled to said DGC for controlling the CDS circuit and the DGC, as well as shutter timing for shutter gain.
    Type: Grant
    Filed: September 10, 2003
    Date of Patent: September 15, 2009
    Assignee: Cirrus Logic, Inc.
    Inventors: Nadi R. Itani, Caiyi Wang, David R. Welland
  • Patent number: 7522193
    Abstract: An image processor system for a charge coupled device (CCD) or CMOS imaging system includes a histogram-based automatic gain control (AGC) circuit which first controls gain by adjusting said CCD system and then for yet a higher gain level makes gain adjustments in said CDSVGA circuit and a digital gain circuit to produce a combined target gain level. A processing system for an imager device includes a camera system for producing an imager signal, a correlated double sample (CDS) circuit for receiving data from an imager, a variable gain amplifier (VGA), an analog-to-digital converter (ADC) coupled to said CDS circuit, a digital gain circuit (DGC) coupled to said ADC, and an automatic gain control (AGC) circuit coupled to said DGC for controlling the CDS circuit and the DGC, as well as shutter timing for shutter gain.
    Type: Grant
    Filed: June 7, 2004
    Date of Patent: April 21, 2009
    Assignee: Cirrus Logic, Inc.
    Inventors: Nadi R. Itani, Caiyi Wang, David R. Welland
  • Patent number: 7391452
    Abstract: A gain characteristic correctable dynamic range enhancement system (DRES) receives input signals from an imager device connected to a correlated double sampling (CDS) circuit for receiving the video signal from the CCD imaging device. The dynamic range enhancement system includes a variable gain amplifier (VGA), and a limited bit-width analog-to-digital converter (ADC) which digitizes the analog signal received from the VGA. The output of the ADC is provided to an initial bit range position of a wider bit-width shifter connected to the output of the ADC. The DRES system correctably extends the dynamic range of the imager device, subject to offsets providing linearity corrections at predetermined trip points, subject to determined offset values, to ensure that there are no discontinuities in the system transfer function.
    Type: Grant
    Filed: March 16, 2004
    Date of Patent: June 24, 2008
    Assignee: Cirrus Logic, Inc.
    Inventor: Nadi R. Itani
  • Patent number: 7345514
    Abstract: An integrated circuit has circuitry and pins coupled to the circuitry. One of the pins is an internal reference voltage pin having a pin signal that is set at a level outside of a normal range for the pin signal so that the integrated circuit is indicated to reset and wherein the internal reference voltage pin is normally used by the integrated circuit for internally generating a reference voltage.
    Type: Grant
    Filed: February 24, 2006
    Date of Patent: March 18, 2008
    Assignee: Cirrus Logic, Inc.
    Inventor: Bruce Duewer
  • Patent number: 7304679
    Abstract: A processing system for a charge coupled device (CCD) or CMOS imaging system includes a correlated double sample (CDS) circuit for receiving data from an imager, a variable gain amplifier (VGA) having amplifiers of selectable current level to enable reduced data resolution in a preview display, a low power mode analog-to-digital converter (ADC) having a selectable narrow bit-width output and coupled to said VGA circuit, and a gain circuit coupled to said ADC. The single chip low-power analog front end produces digitized CCD data in either 13-bit, 12-bit or 10-bit formats at a first current level and 9-bit, 8-bit, or 6-bit formats at a second current level. The VGA amplifier includes symmetrical subcircuits which are independently actuable to enable full or reduced data resolution levels respectively for still image capture operation and video previewing on a separate preview screen.
    Type: Grant
    Filed: December 19, 2003
    Date of Patent: December 4, 2007
    Assignee: Cirrus Logic, Inc.
    Inventors: Sandra M. Johnson, Douglas R. Holberg, Nadi R. Itani
  • Patent number: 7286176
    Abstract: A processing system for a charge coupled device (CCD) or CMOS imaging system includes a multi-mode, multiple current level, correlated double sample and variable gain (CDS/VGA) circuit for receiving data from a CCD system, subject to horizontal and vertical timing signals for the system which are locally generated by the processing system itself. The processing system particularly includes programmable timing circuitry for controlling the detection of pixel intensity values from elements of a two-dimensional pixel array, with a programmable low-frequency master vertical timing circuit driving a high-frequency horizontal timing circuit, wherein the vertical and horizontal timing signals are independently locally provided to the array from the analog processor actually sampling the array. The architecture of the processing system further includes a correlated double sampler, a black level clamp, and an A/D conversion module.
    Type: Grant
    Filed: April 8, 2004
    Date of Patent: October 23, 2007
    Assignee: Cirrus Logic, Inc.
    Inventors: Douglas R. Holberg, Sandra M. Johnson, Nadi R. Itani, Argos R. Cue
  • Patent number: 7224756
    Abstract: A clock generator system and method for providing and operating a codes with a clock signal at a desired operational rate are disclosed. The clock generator system also has a phase-locked loop circuit. The clock generator system determines whether an available clock signal within a circuit environment of the codec has a desired clock rate. If the available clock signal has the desired clock rate, the clock generator system supplies and operates the codec with the available clock signal. If the available clock signal does not have the desired clock rate, the phase-locked loop circuit generates from the available clock signal a desired clock signal having the desired clock rate and supplies and operates the codec with the desired clock signal.
    Type: Grant
    Filed: May 13, 2002
    Date of Patent: May 29, 2007
    Assignee: Cirrus Logic, Inc.
    Inventors: Krishnan Subramoniam, Jens Puchert, Anand Venkitachalam, Brian K. Straup, John L. Melanson
  • Patent number: 7224216
    Abstract: A chopping amplifier and method for chopping an input signal are disclosed. The chopping amplifier and method utilize at least two chopping amplifier stages. A chopping operation of an input signal is segmented across two or more chopping amplifier stages, and the two or more chopping amplifier stages are responsive to a master controller. Chop clock signals of the chopping amplifier stages are staggered so that they have non-overlapping periods and at least one of the chopping amplifier stages is not operating in an open loop at any given time. The non-overlapping periods are periodic so that a master chop clock of the master controller can be operated at a lower chop clock frequency. For every doubling of N number of chopping amplifier stages, magnitudes of chopping artifacts and aliased components are each respectively reduced by 3 dB.
    Type: Grant
    Filed: June 19, 2006
    Date of Patent: May 29, 2007
    Assignee: Cirrus Logic, Inc.
    Inventors: Karl Thompson, John L. Melanson, Chung-Kai Chow, Ammisetti V. Prasad
  • Patent number: 7218612
    Abstract: A network arrangement uses a poll select control protocol and a loop back arrangement at each node for equalizing transmission delay from each node to a central station. Delays at each node can be adjusted to start timing in response to a broadcast signal indicating an amount of delay to be applied from the start of a synchronization interval to the beginning of transmission of data collected at the nodes. The arrangement is particularly useful in the field of data acquisition and particularly in the area of seismic sensing.
    Type: Grant
    Filed: June 9, 2003
    Date of Patent: May 15, 2007
    Assignee: Cirrus Logic, Inc.
    Inventors: Joel Page, Edwin De Angel, Wai Laing Lee, Lei Wang, Hong Helena Zheng, Chung-Kai Chow
  • Patent number: 7188196
    Abstract: Method and apparatus for playing analog audio in an electronic audio system having multiple audio codecs, only one of which has a direct hardware connection to the analog audio source. First analog audio data is received from the analog audio source at a first audio codec, and converted to digital audio data using the first audio codec. The digital audio data is stored in a memory, and read back from the memory, transferred to a second audio codec. The digital audio data is then converted to second analog audio data using the second audio codec, and output from the second audio codec. An audio controller may be used to store the digital audio data in a loopback buffer within the memory, read the digital audio data from the loopback buffer, and may further be programmed to operate in a prepare loopback state, a loopback running state, and a recording state.
    Type: Grant
    Filed: June 29, 2005
    Date of Patent: March 6, 2007
    Assignee: Cirrus Logic, Inc.
    Inventors: Jorge Abullarade, Nael Hirzalla, William Patrick Kelly
  • Patent number: 7181018
    Abstract: Stereo recovery circuitry for a digital receiver is disclosed that provides increased accuracy and efficiency in recovering stereo signal information from transmitted stereo signals. The stereo decoder includes a digitally controlled oscillator that recovers a pilot tone signal from transmitted stereo signal information. By processing demodulated stereo signals on the digital side and digitally controlling the oscillator, the stereo decoder has increased efficiency and accuracy. In one embodiment, the oscillator may be a phase-locked-loop having a loop filter and an amplitude stabilized tunable resonator. Additional circuitry is disclosed for utilizing the pilot tone signal to recover left and right channel signal information from the demodulated stereo signals.
    Type: Grant
    Filed: December 19, 2003
    Date of Patent: February 20, 2007
    Assignee: Cirrus Logic, Inc.
    Inventor: Brian D. Green
  • Patent number: 7162029
    Abstract: A gain or input volume controller and method includes a modified R2R ladder network having a number of R2R branches, switches coupled respectively to the R2R branches, and a switch controller for respectively controlling the switches to control and provide an overall gain value for a signal. The switch controller further includes a mapper for mapping a gain control signal to the switches wherein the gain control signal respectively activates or deactivates the switches. A fine gain control stage provides a fine gain control of the overall gain value. A coarse gain control stage is coupled to the fine gain control stage. The coarse gain control stage includes the modified R2R ladder network and provides a coarse gain control of the overall gain value.
    Type: Grant
    Filed: May 29, 2003
    Date of Patent: January 9, 2007
    Assignee: Cirrus Logic, Inc.
    Inventors: Manoj Soman, Krishnan Subramoniam, Hua Hong, Rajendra Datar, John Laurence Melanson
  • Patent number: 7145367
    Abstract: A phase-locked loop circuit has a fractional-frequency-interval phase frequency detector, a charge pump, an oscillator, and a divider. The fractional-frequency-interval phase frequency detector has a phase frequency detector unit that is utilized as or comprises a plurality of phase frequency detector units. The divider is responsive to the oscillator and provides divider values for dividing an oscillator frequency by the divider values to provide a feedback frequency of a feedback loop signal of the phase-locked loop circuit. A reference input frequency is input as a first input into the phase frequency detector unit. The feedback frequency is input and selectively delayed as second inputs into the phase frequency detector unit so that the second inputs are aligned for input according to the reference input frequency and an oscillator frequency is, in effect, responsive to the phase frequency detector units and allowed to be divided by a fractional-integer divider value.
    Type: Grant
    Filed: January 13, 2006
    Date of Patent: December 5, 2006
    Assignee: Cirrus Logic, Inc.
    Inventor: John L. Melanson
  • Patent number: 7068280
    Abstract: Overlay buffering scheme for multi-channel data in which one memory buffer content is overlayed over another as memory locations of an input buffer are freed when data is output from the input buffer. By overlaying the buffer content, only one input buffer is used, reducing the needed memory by half.
    Type: Grant
    Filed: December 11, 2002
    Date of Patent: June 27, 2006
    Assignee: Cirrus Logic, Inc.
    Inventors: Joel C. McKee Cooper, Raghunath Rao, Miroslav Dokic