Patents Assigned to Instruments Incorporated
-
Patent number: 12182398Abstract: A device includes a data path, a first interface configured to receive a first memory access request from a first peripheral device, and a second interface configured to receive a second memory access request from a second peripheral device. The device further includes an arbiter circuit configured to, in a first clock cycle, a pre-arbitration winner between a first memory access request and a second memory access request based on a first number of credits allocated to a first destination device and a second number of credits allocated to a second destination device. The arbiter circuit is further configured to, in a second clock cycle select a final arbitration winner from among the pre-arbitration winner and a subsequent memory access request based on a comparison of a priority of the pre-arbitration winner and a priority of the subsequent memory access request.Type: GrantFiled: June 12, 2023Date of Patent: December 31, 2024Assignee: Texas Instruments IncorporatedInventors: Matthew David Pierson, Daniel Wu, Kai Chirca
-
Patent number: 12179617Abstract: Examples of contactor controllers, systems and methods enable quick-turn-off (QTO) using an output voltage of a contactor controller when its supply voltage is below a threshold but does not interfere with QTO when sufficient supply voltage is available. In an example, when VM loss occurs, a high-side (HS) clamp of a contactor controller is disabled, and a low-side (LS) clamp current is generated using the output voltage. The LS clamp current may be adjusted to achieve a desired QTO voltage. In another example, a HS clamp is disabled and the charging of the gate of a LS field-effect transistor (FET) is enabled only when the output voltage increases above a power-off QTO threshold (less than the LS clamp voltage); the QTO voltage is set by a voltage detection and comparison circuit of the contactor controller.Type: GrantFiled: May 27, 2022Date of Patent: December 31, 2024Assignee: Texas Instruments IncorporatedInventors: Priyank Anand, Ashish Ojha, Krishnamurthy Shankar, Venkatesh Guduri
-
Patent number: 12184279Abstract: An example apparatus includes: a first level shifting circuit including a supply output; a first deserializer stage including a supply input, a first input, a first output, and a second output, the supply input coupled to the supply output; a second level shifting circuit including a second input and a third output, the second input coupled to the first output; and a second deserializer stage including a third input, a fourth output and a fifth output, the third input coupled to the third output.Type: GrantFiled: December 14, 2023Date of Patent: December 31, 2024Assignee: Texas Instruments IncorporatedInventors: Nithin Sathisan Poduval, Abishek Manian, Roland Nii Ofei Ribeiro
-
Patent number: 12183672Abstract: A device includes first and second device terminals, a fuse, a first circuit, a first transistor, and a control circuit. The fuse terminal couples to the first device terminal. The first circuit couples to the second fuse terminal. The second fuse terminal has a first voltage. The first transistor has a first control input and first and second current terminals. The first current terminal couples to the second fuse terminal, and the second current terminal couples to the second device terminal. The control circuit: turns “on” the first transistor into a saturation region if the first voltage exceeds a threshold and a current through the fuse exceeds a trip threshold current of the fuse; and turns “on” the first transistor into a linear region if the first voltage exceeds a threshold and a current through the fuse is below the trip threshold current of the fuse.Type: GrantFiled: February 22, 2022Date of Patent: December 31, 2024Assignee: Texas Instruments IncorporatedInventors: Ujwal Radhakrishna, Vinod Rai, Yogesh Ramadass, Anant Kamath, Kashyap Barot
-
Patent number: 12182038Abstract: Methods, apparatus, systems and articles of manufacture are disclosed for allocation in a victim cache system. An example apparatus includes a first cache storage, a second cache storage, a cache controller coupled to the first cache storage and the second cache storage and operable to receive a memory operation that specifies an address, determine, based on the address, that the memory operation evicts a first set of data from the first cache storage, determine that the first set of data is unmodified relative to an extended memory, and cause the first set of data to be stored in the second cache storage.Type: GrantFiled: January 8, 2024Date of Patent: December 31, 2024Assignee: Texas Instruments IncorporatedInventors: Naveen Bhoria, Timothy David Anderson, Pete Michael Hippleheuser
-
Patent number: 12184455Abstract: A method for adapting a continuous time equalizer (CTE) includes determining a gain of a discrete time equalizer (DTE) and determining whether the gain has increased or decreased by more than the threshold amount. Responsive to determining that the gain has increased or decreased by more than the threshold amount, the method includes sequentially configuring the CTE for multiple CTE settings such that gain of the CTE is caused to increase or decrease in a same direction with the change in gain of the DTE. The method also includes determining a separate figure of merit (FOM) for each of the multiple CTE settings and selecting a new CTE setting from the multiple CTE settings based on the FOM for each of the multiple CTE settings.Type: GrantFiled: October 26, 2022Date of Patent: December 31, 2024Assignee: Texas Instruments IncorporatedInventors: Aravind Ganesan, Ajai Paulose, Ankush G. P.
-
Patent number: 12181913Abstract: An electronic circuit includes an oscillator circuit, a first divider circuit, a synchronization control circuit, and a peripheral circuit. The oscillator circuit is configured to generate a base frequency clock. The first divider circuit is configured to divide the base frequency clock by a first selectable divisor to generate a divided clock. The synchronization control circuit is configured to generate a synchronization pulse that controls a change of the first selectable divisor in the first divider circuit from a first value to a second value. A pulse width of the synchronization pulse is based on the first value of the first selectable divisor. The peripheral circuit is coupled to the first divider circuit and the synchronization control circuit. The peripheral circuit includes a second divider circuit. The second divider circuit divides the divided clock by a second selectable divisor, and change the second selectable divisor responsive to the synchronization pulse.Type: GrantFiled: December 27, 2021Date of Patent: December 31, 2024Assignee: Texas Instruments IncorporatedInventors: Atul Ramakant Lele, Paul John Patchen, Ryan Alexander Smith, Bernd Hannes Schneider
-
Publication number: 20240428987Abstract: In one example, an apparatus includes a base, a first inductor, and a second inductor. The first inductor is on the base. The first inductor has a first winding extension, a second winding extension, and a first winding coupled between the first winding extension and the second winding extension, in which at least a part of the second winding extension is vertically between at least a part of the first winding extension and the base. Also, the second inductor is on the base. The second inductor has a third winding extension, a fourth winding extension, and a second winding coupled between the third winding extension and the fourth winding extension, in which at least a part of the fourth winding extension is vertically between at least a part of the third winding extension and the base, and the second winding is laterally adjacent to the first winding.Type: ApplicationFiled: September 6, 2024Publication date: December 26, 2024Applicant: Texas Instruments IncorporatedInventors: Dongbin Hou, Sombuddha Chakraborty, Kenji Kawano, Jeffrey Morroni, Yuki Sato
-
Patent number: 12174658Abstract: An example device comprising: first clock divider circuitry to be coupled to a first clock; first counter circuitry configured to be coupled to the first clock divider circuitry, the first counter circuitry configured to increment based on the first clock and a second clock; second clock divider circuitry to be coupled to a third clock; second counter circuitry configured to be coupled to the second clock divider circuitry, the second counter circuitry configured to increment based on the third clock and the second clock; and comparison circuitry coupled to the first and second counter circuitry.Type: GrantFiled: August 22, 2022Date of Patent: December 24, 2024Assignee: Texas Instruments IncorporatedInventors: Shailesh Ghotgalkar, Rajeev Suvarna, Prasanth Viswanathan Pillai, Saravanan G
-
Patent number: 12172374Abstract: A layer of additive material is formed in a circular printing area on a substrate using additive sources distributed across a printing zone. The additive sources form predetermined discrete amounts of the additive material. The substrate and the additive sources are rotated with respect to each other around a center of rotation, so that a pattern of the additive material is formed in a circular printing area on the substrate. Each additive source receives actuation waveforms at an actuation frequency that is proportional to a distance of the additive source from the center of rotation. The actuation waveforms include formation signals, with a maximum of one formation signal in each cycle of the actuation frequency. The formation signals result in the additive sources forming the predetermined discrete amounts of the additive material on the substrate.Type: GrantFiled: December 4, 2023Date of Patent: December 24, 2024Assignee: Texas Instruments IncorporatedInventors: Daniel Lee Revier, Sean Ping Chang, Benjamin Stassen Cook
-
Patent number: 12176906Abstract: A circuit includes a microcontroller having a clock output and a data output. The microcontroller includes a serial-peripheral interface (SPI) circuit, a pulse-width modulation (PWM) generator, and a central processing unit (CPU). The SPI circuit is configured to provide an SPI clock signal and an SPI data signal to the data output. The PWM generator is configured to provide a continuous PWM signal to the clock output. The CPU is coupled to the SPI circuit and the PWM generator, and the CPU has executable instructions configured to synchronize the PWM signal to the SPI clock signal.Type: GrantFiled: April 27, 2023Date of Patent: December 24, 2024Assignee: Texas Instruments IncorporatedInventors: Huihuang Chen, Yan Zou
-
Patent number: 12174659Abstract: Aspects of the disclosure provide for an apparatus. In an example, the apparatus includes a clock switching circuit coupled to oscillators and one or more circuit units. The clock switching circuit is configured to receive, from the oscillators, a set of frequency signals, provide an uplink primary clock signal and an enable signal to the one or more circuit units, the enable signal determined synchronously with the uplink primary clock signal, receive, from the one or more circuit units or a clock management circuit, a clock frequency request, provide the uplink primary clock signal based on a first signal of the set of frequency signals, and according to the clock frequency request, determining whether to continue to provide the uplink primary clock signal based on the first signal or on a second signal of the set of frequency signals.Type: GrantFiled: May 25, 2022Date of Patent: December 24, 2024Assignee: Texas Instruments IncorporatedInventors: Atul Ramakant Lele, Dirk Preikszat, Gregory North, Robin Osa Hoel, Tarjei Aaberge
-
Patent number: 12175244Abstract: A nested loop controller includes a first register having a first value initialized to an initial first value, a second register having a second value initialized to an initial second value, and a third register configured as a predicate FIFO, initialized to have a third value. The second value is advanced in response to a tick instruction during execution of a loop. In response to the second value reaching a second threshold, the second register is reset to the initial second value. The nested loop controller further includes a comparator coupled to the second register and to the predicate FIFO and configured to provide an outer loop indicator value as input to the predicate FIFO when the second value is equal to the second threshold, and provide an inner loop indicator value as input to the predicate FIFO when the second value is not equal to the second threshold.Type: GrantFiled: November 13, 2023Date of Patent: December 24, 2024Assignee: Texas Instruments IncorporatedInventors: Kai Chirca, Timothy D. Anderson, Todd T. Hahn, Alan L. Davis
-
Publication number: 20240421825Abstract: In one example, an apparatus comprises an oscillator having a control input and a clock output. The apparatus also comprises a frequency control circuit having an input and a control output, the control output coupled to the control input, and a reference clock generator having a reference clock output. The apparatus also comprises a multiplexer having a first multiplexer input, a second multiplexer input, a selection input, and a multiplexer output, the first multiplexer input coupled to the clock output, the second multiplexer input coupled to the reference clock output, and the multiplexer output coupled to the input of the frequency control circuit.Type: ApplicationFiled: August 30, 2024Publication date: December 19, 2024Applicant: Texas Instruments IncorporatedInventors: BICHOY BAHR, YOGESH RAMADASS
-
Patent number: 12170495Abstract: Described examples include a method that includes setting a reference iq signal in a field-oriented control of a motor such that the field-oriented control modulates power from a power supply using a modulator to apply a torque on the motor that is opposite to a kinetic energy applied to the motor. The method also includes setting a reference id signal in the field-oriented control such that the motor current provided to the power supply is reduced.Type: GrantFiled: April 3, 2023Date of Patent: December 17, 2024Assignee: Texas Instruments IncorporatedInventors: Prasad Kulkarni, Venkata Pavan Mahankali, Ganapathi Hegde
-
Patent number: 12170310Abstract: In some examples, an integrated circuit includes an isolation layer disposed on or over a semiconductor substrate. The integrated circuit also includes a first conductive plate located over the isolation layer and a composite dielectric layer located over the first conductive plate. The composite dielectric layer includes a first sublayer comprising a first chemical composition; a second sublayer comprising a second different chemical composition; and a third sublayer comprising a third chemical composition substantially similar to the first chemical composition. The integrated circuit further includes a second conductive plate located directly on the composite dielectric layer above the first conductive plate.Type: GrantFiled: June 26, 2019Date of Patent: December 17, 2024Assignee: Texas Instruments IncorporatedInventors: Guruvayurappan S. Mathur, Abbas Ali, Poornika Fernandes, Bhaskar Srinivasan, Darrell R. Krumme, Joao Sergio Afonso, Shih-Chang Chang, Shariq Arshad
-
Patent number: 12169178Abstract: A wafer metrology system including a dynamic sampling scheme configured to optimize a sampling rate for measurement of process wafers in an IC fabrication flow based on process capability index data as well as measurement history data. For a stable process, the process wafers may be sampled at a lower rate without negatively affecting quality control.Type: GrantFiled: September 29, 2022Date of Patent: December 17, 2024Assignee: Texas Instruments IncorporatedInventors: Jonas Hoehenberger, Moritz Steinberg, Pietro Foglietti, Alexander Sirch
-
Patent number: 12168401Abstract: A regenerative braking controller for an AC motor. To determine an electromagnetic torque for slowing or stopping the motor, the regenerative braking controller accesses a lookup table to retrieve a braking torque value corresponding to a current estimate of rotor velocity. The retrieved braking torque may correspond to a maximum or minimum torque level at which regenerative braking will occur at the current rotor velocity, or to a torque level at which charging current during regenerative braking will be maximized. If an external mechanical brake is present, the regenerative braking controller can forward an external braking torque signal to a controller so that the mechanical brake can apply the remainder of the braking force beyond that indicated by the regenerative braking torque. A method for establishing the braking torques to be stored in the lookup table is also disclosed.Type: GrantFiled: October 25, 2022Date of Patent: December 17, 2024Assignee: Texas Instruments IncorporatedInventors: Aravind Samba Murthy, David Patrick Magee
-
Patent number: 12170256Abstract: A method for fabricating a semiconductor product includes forming a dielectric layer over a top level metallization layer of a semiconductor process wafer. The dielectric layer is patterned using a grayscale mask process to define a contact pad opening in the dielectric layer, thereby producing a patterned dielectric layer in which the contact pad opening is aligned to a contact pad defined in the top level metallization layer. A metal layer is deposited over the patterned dielectric layer, including within the contact pad opening. A portion of the metal layer is removed by a chemical mechanical polishing (CMP) process, with a remaining portion of the metal layer having a sloped sidewall.Type: GrantFiled: August 27, 2021Date of Patent: December 17, 2024Assignee: Texas Instruments IncorporatedInventors: Sudtida Lavangkul, Yung Shan Chang
-
Publication number: 20240411017Abstract: In one example, a method comprises using a first transducer, emitting a first acoustic signal representing a first code. The method further comprises using the first transducer, receiving a second acoustic signal, and converting the second acoustic signal to a sensor signal. The method further comprises computing a time-of-flight for the second acoustic signal based on a time difference between when the first transducer emits the first acoustic signal and when the first transducer receives the second acoustic signal. The method further comprises responsive to the correlation result indicating that the third acoustic signal is a reflection of a third acoustic signal emitted by a second transducer: determining a delay time between when the first transducer emits the first acoustic signal and when the second transducer emits the third acoustic signal; adjusting the time-of-flight based on the delay time; and providing a distance measurement based on the adjusted time-of-flight.Type: ApplicationFiled: December 22, 2023Publication date: December 12, 2024Applicant: Texas Instruments IncorporatedInventors: LEI DING, Srinath Mathur Ramaswamy, Anand Gopalan, Vaibhav Garg, Anand Ganesh Dabak