Patents Assigned to Instruments Incorporated
-
Patent number: 12164438Abstract: In a method of operating a computer system, an instruction loop is executed by a processor in which each iteration of the instruction loop accesses a current data vector and an associated current vector predicate. The instruction loop is repeated when the current vector predicate indicates the current data vector contains at least one valid data element and the instruction loop is exited when the current vector predicate indicates the current data vector contains no valid data elements.Type: GrantFiled: September 5, 2023Date of Patent: December 10, 2024Assignee: Texas Instruments IncorporatedInventors: Duc Quang Bui, Joseph Raymond Michael Zbiciak
-
Publication number: 20240405024Abstract: The present disclosure generally relates to integrated devices with a conductive barrier structure. In an example, a semiconductor device includes a substrate, a conductive barrier structure, a channel layer, a barrier layer, a gate, and a conductive structure. The substrate is of a first semiconductor material. The conductive barrier structure is on the substrate. The channel layer is of a second semiconductor material and is on the conductive barrier structure. The barrier layer is on the channel layer, and the channel layer is between the barrier layer and the conductive barrier structure. The gate is over the barrier layer opposing the channel layer. The conductive structure is electrically coupled between the conductive barrier structure, the channel layer, and the barrier layer.Type: ApplicationFiled: December 8, 2023Publication date: December 5, 2024Applicant: Texas Instruments IncorporatedInventors: Ujwal Radhakrishna, Yoganand Saripalli, Zhikai Tang, Timothy Merkin, Jungwoo Joh
-
Patent number: 12160259Abstract: A technique for reinitializing a coupled circuit, the technique including receiving a common configuration value associated with states of a coupled circuit, tracking states associated with the coupled circuit while the coupled circuit is in a low power state based on the common configuration value, receiving the tracked state associated with the coupled circuit, receiving a scaling value associated with the coupled circuit, determining a current state of the coupled circuit based on the tracked state and the scaling value, and transmitting an indication of the current state to the coupled circuit when the coupled circuit has exited the low power state.Type: GrantFiled: December 7, 2021Date of Patent: December 3, 2024Assignee: Texas Instruments IncorporatedInventors: Sundarrajan Rangachari, Nagalinga Swamy Basayya Aremallapur, Kalyan Gudipati, Divyeshkumar Mahendrabhai Patel, Venkateshwara Reddy Pothapu, Aravind Vijayakumar, Sarma Sundareswara Gunturi, Jaiganesh Balakrishnan
-
Patent number: 12158804Abstract: Various examples disclosed herein relate to trimming of system elements to prepare the elements for execution of boot code and application code. In an example embodiment, a system is provided. The system includes system control circuitry, direct memory access (DMA) circuitry, and processing circuitry. The system control circuitry is configured to instruct the DMA circuitry to obtain trim data from memory upon detecting that a first group of system elements has reached an initialized state. The DMA circuitry obtains the trim data and writes it to trim registers. The system control circuitry supplies the trim data to a second group of system elements to bring them to an operational level, then instructs the processing circuitry to execute boot code.Type: GrantFiled: June 30, 2023Date of Patent: December 3, 2024Assignee: Texas Instruments IncorporatedInventors: Michael Zwerg, Gregory North, Ashwini Gopinath
-
Patent number: 12160169Abstract: Circuits and systems include a parallel resistor-capacitor (RC) network coupled between a pin and ground, and first and second transistors coupled in source follower configuration with a common gate coupling. The source of the first transistor is coupled to the pin. A first switch couples a drain of the first transistor to the common gate coupling during soft-start (SS) and decouples that connection during over current limit (OCL) sensing, and a second switch couples a drain of the second transistor to the common gate coupling during OCL sensing and decouples that connection during SS. A first current source is enabled deliver a constant current to the pin during SS. A second current source is enabled to generate a reference voltage at the source of the second transistor during OCL, which reference voltage is transferred to the pin by the source follower configuration. A comparator controls the switches to transition from SS to OCL sensing.Type: GrantFiled: May 31, 2022Date of Patent: December 3, 2024Assignee: Texas Instruments IncorporatedInventors: Anandha Ruban Tiruchengode Tirumurugga Bupathi, Suvadip Banerjee, Anant Kamath
-
Publication number: 20240391758Abstract: In one example, a method comprises etching a vertical spring in a substrate, the vertical spring encompassing a device formed on a front side of the substrate. The method further comprises bonding a cap to the front side of the substrate, the cap disposed over the device and the vertical spring.Type: ApplicationFiled: August 5, 2024Publication date: November 28, 2024Applicant: Texas Instruments IncorporatedInventors: Ting-Ta YEN, Jeronimo SEGOVIA-FERNANDEZ, Ricky Alan JACKSON, Benjamin COOK
-
Patent number: 12153929Abstract: A processor includes a plurality of execution units. At least one of the execution units is configured to determine, based on a first field of a first instruction, a number of additional instructions to execute in conjunction with the first instruction and prior to execution of the first instruction. The at least one of the execution units is further configured to determine, based on a second field of the first instruction, a subset of the additional instructions to execute atomically.Type: GrantFiled: November 17, 2021Date of Patent: November 26, 2024Assignee: Texas Instruments IncorporatedInventors: Horst Diewald, Johann Zipperer
-
Patent number: 12154841Abstract: A nanoscale thermoelectric device, which may be operated as a refrigerator or as a thermoelectric generator includes N-type and p-type active areas connected to a central terminal and end electrodes made of interconnect metal. Reducing lateral dimensions of the active areas reduces vertical thermal conduction, thus improving the efficiency of the thermoelectric device. The thermoelectric device may be integrated into the fabrication process sequence of an IC without adding process cost or complexity. Operated as a refrigerator, the central terminal may be configured to cool a selected component in the IC, such as a transistor. Operated as a thermoelectric generator with a heat source applied to the central terminal, the end terminals may provide power to a circuit in the IC.Type: GrantFiled: August 29, 2008Date of Patent: November 26, 2024Assignee: Texas Instruments IncorporatedInventors: Henry Litzmann Edwards, Tathagata Chatterjee
-
Patent number: 12149236Abstract: In an example, a system includes a first transistor and a second transistor, the first transistor and the second transistor configured to provide current to a load. The system also includes a sense transistor coupled to the first transistor, the sense transistor configured to sense a current flowing through the first transistor. The system includes an amplifier coupled to the sense transistor, where the amplifier includes a first input, a second input, and an output. The system also includes pre-bias circuitry coupled to the amplifier, where the pre-bias circuitry is configured to provide a voltage to the first input of the amplifier responsive to the first transistor being off, where the voltage biases the amplifier.Type: GrantFiled: May 27, 2022Date of Patent: November 19, 2024Assignee: Texas Instruments IncorporatedInventors: Venkatesh Guduri, Ashish Ojha, Priyank Anand, Richeek Maitra
-
Patent number: 12150298Abstract: An integrated circuit (IC), comprising a fuse structure (eFuse) formed in a resistive layer over a semiconductor substrate, the eFuse subject to a change in resistance through the controlled application of a programming current from a programming voltage source connected to a first terminal of the eFuse; a blow transistor formed on or over the substrate and having a control terminal configured to cause the programming current to flow through the eFuse in response to a programming signal; an intermediate transistor formed on or over the substrate and electrically coupled in series between a second terminal of the eFuse and the blow transistor; and, control circuitry formed on or over the substrate and electrically coupled to a node between the second terminal of the eFuse and the intermediate transistor, the control circuitry configured to reduce the flow of programming current through the eFuse in the event that a voltage detected at the node reaches a threshold level.Type: GrantFiled: October 29, 2021Date of Patent: November 19, 2024Assignee: Texas Instruments IncorporatedInventors: Anand Seshadri, Kemal Tamer San, Sunil Kumar Dusa, Michael Ball, Akram A. Salman
-
Patent number: 12149253Abstract: In some examples, a digital frequency locked loop (DFLL) device includes a phase frequency detector (PFD) configured to receive a reference clock signal and an indicator of a primary clock signal and to determine differences between periods of the reference clock signal and the indicator. The DFLL also includes a controller coupled to the PFD. The controller is configured to store digital signals indicating a first and a second of the differences determined by the PFD, determine a period error by subtracting the second difference from the first difference, and compare the period error to a programmed threshold. The DFLL also includes a digitally controlled oscillator (DCO) coupled to the controller, the DCO configured to provide the primary clock signal having a frequency adjusted based on the comparison.Type: GrantFiled: February 27, 2023Date of Patent: November 19, 2024Assignee: Texas Instruments IncorporatedInventor: Janne Matias Pahkala
-
Patent number: 12147697Abstract: An example device includes: converter circuitry having an output configured to couple to a first memory circuit from a plurality of memory circuits, the converter circuitry configured to: receive a first instruction formatted with a uniform protocol; and convert the first instruction from the uniform protocol to a protocol specific to the first memory circuit; logic circuitry having an input configured to couple to the first memory circuit, the logic circuitry configured to: receive a first result of the first instruction from the first memory circuit; and responsive to a second instruction, combine the first result with other results from ones of the plurality of memory circuits into an output.Type: GrantFiled: August 31, 2022Date of Patent: November 19, 2024Assignee: Texas Instruments IncorporatedInventor: Devanathan Varadarajan
-
Patent number: 12147353Abstract: Methods, apparatus, systems and articles of manufacture are disclosed for read-modify-write support in multi-banked data RAM cache for bank arbitration. An example data cache system includes a store queue including a plurality of bank queues including a first bank queue having a write and read port configured to receive a respective write and read operation, storage coupled to the store queue including a plurality of data banks including a first data bank having a first port configured to receive the write or the read operation, first through third multiplexers, and bank arbitration logic including first arbiters including a first arbiter and second arbiters including a second arbiter, the first arbiter coupled to the second arbiter, the second and third multiplexers, the second arbiter coupled to the first multiplexer.Type: GrantFiled: May 22, 2020Date of Patent: November 19, 2024Assignee: Texas Instruments IncorporatedInventors: Naveen Bhoria, Timothy David Anderson, Pete Michael Hippleheuser
-
Patent number: 12146912Abstract: Embodiments disclosed herein relate to clock gating. An example integrated circuit includes an oscillator that outputs a clock signal to a clock gating system that generates and provides a gated clock signal to a data storage circuit. The clock gating system includes a first digital logic circuit having an input coupled to the oscillator to receive the clock signal, an active-low latch that includes an input coupled to an output of the first digital logic circuit and an input coupled to receive an enable signal, a second digital logic circuit that includes an input coupled to the oscillator and an input coupled to the output of the active-low latch, and an active-high latch that includes an input coupled to the output of the second digital logic circuit, an input coupled to receive the enable signal, and an output configured to provide a gated clock signal to the data storage circuit.Type: GrantFiled: April 27, 2023Date of Patent: November 19, 2024Assignee: Texas Instruments IncorporatedInventors: Arnab Khawas, Gokul Sabada, Madhavan Sainath Rao Pissay, Badarish Subbannavar
-
Publication number: 20240376606Abstract: An etching composition includes phosphate ions, pyrophosphate ions, polyphosphate ions. or a combination thereof and an oxidant. The etching composition has a neutral or basic pH.Type: ApplicationFiled: July 22, 2024Publication date: November 14, 2024Applicant: Texas Instruments IncorporatedInventor: Simon Joshua JACOBS
-
Patent number: 12143729Abstract: A technique for image processing, comprising: receiving input image data, wherein the image data is companded into a first bit depth, wherein the image data includes incomplete color values for pixels of the image data, and wherein the image data is associated with a first color space, interpolating the image data to generate color values for the incomplete color values for pixels of the image data, expanding the image data from the first bit depth to a second bit depth, wherein the color values of the expanded image data have a linear dynamic range, and wherein the second bit depth is higher than the first bit depth, converting the color values for pixels of the expanded image data from the first color space to a second color space, and compressing the color values for pixels of the image data to a third bit depth, the third bit depth lower than the second bit depth, and wherein the compressed color values have a nonlinear dynamic range.Type: GrantFiled: November 30, 2021Date of Patent: November 12, 2024Assignee: Texas Instruments IncorporatedInventors: Gang Hua, Mihir Narendra Mody, Niraj Nandan, Shashank Dabral, Rajasekhar Reddy Allu, Denis Roland Beaudoin
-
Methods and apparatus for inflight data forwarding and invalidation of pending writes in store queue
Patent number: 12141073Abstract: Methods, apparatus, systems and articles of manufacture are disclosed to forward and invalidate inflight data in a store queue. An example apparatus includes a cache storage, a cache controller coupled to the cache storage and operable to receive a first memory operation, determine that the first memory operation corresponds to a read miss in the cache storage, determine a victim address in the cache storage to evict in response to the read miss, issue a read-invalidate command that specifies the victim address, compare the victim address to a set of addresses associated with a set of memory operations being processed by the cache controller, and in response to the victim address matching a first address of the set of addresses corresponding to a second memory operation of the set of memory operations, provide data associated with the second memory operation.Type: GrantFiled: April 24, 2023Date of Patent: November 12, 2024Assignee: Texas Instruments IncorporatedInventors: Naveen Bhoria, Timothy David Anderson, Pete Michael Hippleheuser -
Patent number: 12143105Abstract: In examples, an apparatus includes a first transistor, voltage source, resistor, second transistor, third transistor, and capacitor. The first transistor has a first gate, first source, and first drain, in which the first source is coupled to a first voltage terminal. The resistor is coupled between the first gate and the voltage source. The voltage source is coupled between the resistor and the first voltage terminal. The second transistor has a second gate, a second source, and a second drain, in which the second gate is coupled to the first drain, and the second source is coupled to the first voltage terminal. The third transistor has a third gate, a third source, and a third drain, in which the third drain is coupled to the second drain, and the third source is coupled to a ground terminal. The capacitor is coupled between the first drain and the third gate.Type: GrantFiled: February 28, 2023Date of Patent: November 12, 2024Assignee: Texas Instruments IncorporatedInventors: Arlo Aude, Alex Wu, Madusudanan Srinivasan Gopalan
-
Patent number: 12143056Abstract: A stepper motor controller includes a first error amplifier, a second error amplifier, and a comparator. The first error amplifier has a first input adapted to be coupled to a current sensor to receive a sensed drive current, a second input adapted to receive an expected drive current and an output to provide a first error signal based on a comparison of the sensed drive current and the expected drive current. The second error amplifier has a first input adapted to be coupled to a voltage sensor to receive a sensed drive voltage, a second input coupled to the output of the first error amplifier and an output to provide a second error signal based on a comparison of the sensed drive voltage and the first error signal. The comparator has a first input adapted to receive a reference signal, a second input coupled to the output of the second error amplifier and an output to provide a stepper motor control signal based on a comparison of the reference signal and the error signal.Type: GrantFiled: August 31, 2021Date of Patent: November 12, 2024Assignee: Texas Instruments IncorporatedInventors: Venkata Naresh Kotikelapudi, J Divyasree, Ganapathi Shankar Krishnamurthy
-
Patent number: 12141030Abstract: In described examples, a memory module includes a memory array with a primary access port coupled to the memory array. Error correction logic is coupled to the memory array. A statistics register is coupled to the error correction logic. A secondary access port is coupled to the statistics register to allow access to the statistics register by an external device without using the primary interface.Type: GrantFiled: July 31, 2023Date of Patent: November 12, 2024Assignee: Texas Instruments IncorporatedInventor: Siva Srinivas Kothamasu