Patents Assigned to Intermolecular
-
Patent number: 9085821Abstract: A sputter source is provided. The sputter source includes a shaft extending through a central region of the sputter source. A first end of the shaft is coupled to a drive and a second end of the shaft is coupled to a bottom plate. A first plate having a ramped surface is included where the first plate is stationary. A second plate having a ramped surface is provided where the second plate is disposed above the first plate such that portions of the ramped surfaces contact each other. The second plate is coupled to the shaft, wherein the second plate is operable to rotate and move axially as the shaft rotates in a first direction and wherein the second plate is operable to remain stationary as the shaft rotates in a second direction.Type: GrantFiled: December 14, 2011Date of Patent: July 21, 2015Assignee: Intermolecular, Inc.Inventors: Owen Ho Yin Fong, Kent Riley Child
-
Patent number: 9087978Abstract: Embodiments of the invention include nonvolatile memory elements and memory devices comprising the nonvolatile memory elements. Methods for forming the nonvolatile memory elements are also disclosed. The nonvolatile memory element comprises a first electrode layer, a second electrode layer, and a plurality of layers of an oxide disposed between the first and second electrode layers. One of the oxide layers has linear resistance and substoichiometric composition, and the other oxide layer has bistable resistance and near-stoichiometric composition. Preferably, the sum of the two oxide layer thicknesses is between about 20 ? and about 100 ?, and the oxide layer with bistable resistance has a thickness between about 25% and about 75% of the total thickness. In one embodiment, the oxide layers are formed using reactive sputtering in an atmosphere with controlled flows of argon and oxygen.Type: GrantFiled: February 10, 2015Date of Patent: July 21, 2015Assignees: Intermolecular, Inc., Kabushiki Kaisha Toshiba, SanDisk 3D LLCInventors: Hieu Pham, Vidyut Gopal, Imran Hashim, Tim Minvielle, Yun Wang, Takeshi Yamaguchi, Hong Sheng Yang
-
Patent number: 9087864Abstract: In some embodiments, apparatus are provided that provide for flexible processing in high productivity combinatorial (HPC) system. The apparatus allow for interchangeable functionality that includes deposition, plasma treatment, ion beam treatment, in-situ annealing, and in-situ metrology. The apparatus are designed so that the functionality may be integrated within a single processing chamber for enhanced flexibility.Type: GrantFiled: December 19, 2013Date of Patent: July 21, 2015Assignee: Intermolecular, Inc.Inventors: Chen-An Chen, Tony P. Chiang, Frank Greer, Martin Romero, James Tsung
-
Patent number: 9082608Abstract: In some embodiments of the present disclosure, an apparatus for combinatorial wet processing includes: a chuck, a substrate located on the chuck, a cell located over the substrate; and a height adjustment mechanism for the cell above the substrate wherein applying compressed air on an O-ring in a gland prevents vertical movement of the cell relative to the position of the substrate.Type: GrantFiled: December 3, 2012Date of Patent: July 14, 2015Assignee: Intermolecular, Inc.Inventor: Aaron T. Francis
-
Patent number: 9082793Abstract: Embodiments described herein provide indium-gallium-zinc oxide (IGZO) devices, such as IGZO thin-film transistors (TFTs), and methods for forming such devices. A substrate is provided. A gate electrode is formed above the substrate. A gate dielectric layer is formed above the gate electrode. An interface layer is formed above the gate dielectric material. An IGZO channel layer is formed above the interface layer. A source electrode and a drain electrode are formed above the IGZO channel layer. The interface layer includes a material different than that of the gate dielectric layer and the IGZO channel layer.Type: GrantFiled: December 19, 2013Date of Patent: July 14, 2015Assignee: Intermolecular, Inc.Inventor: Khaled Ahmed
-
Patent number: 9081245Abstract: Embodiments provided herein describe electrochromic devices and methods for forming electrochromic devices. The electrochromic devices include a transparent substrate, a transparent conducting oxide layer coupled to the transparent substrate, and a layer of electrochromic material coupled to the transparent conducting oxide layer. The transparent conducting oxide layer includes indium and zinc.Type: GrantFiled: December 11, 2013Date of Patent: July 14, 2015Assignee: Intermolecular, Inc.Inventors: Minh Huu Le, Thai Cheng Chua, Guowen Ding, Minh Anh Nguyen, Yu Wang, Guizhen Zhang
-
Patent number: 9082782Abstract: This disclosure provides a method of fabricating a semiconductor stack and associated device, such as a capacitor and DRAM cell. In particular, a bottom electrode has a material selected for lattice matching characteristics. This material may be created from a relatively inexpensive metal oxide which is processed to adopt a conductive, but difficult-to-produce oxide state, with specific crystalline form; to provide one example, specific materials are disclosed that are compatible with the growth of rutile phase titanium dioxide (TiO2) for use as a dielectric, thereby leading to predictable and reproducible higher dielectric constant and lower effective oxide thickness and, thus, greater part density at lower cost.Type: GrantFiled: October 19, 2012Date of Patent: July 14, 2015Assignee: Intermolecular, Inc.Inventors: Hanhong Chen, Toshiyuki Hirota, Pragati Kumar, Xiangxin Rui, Sunil Shanker
-
Patent number: 9082729Abstract: One or more small spot showerhead apparatus are used to provide dopant exposure and/or to deposit materials using CVD, PECVD, ALD, or PEALD on small spots in a site isolated, combinatorial manner. The small spot showerheads may be configured within a larger combinatorial showerhead to allow multi-layer film stacks to be deposited in a combinatorial manner. Anneal processes where the area of the process can be controlled such as laser annealing or site-isolated rapid thermal processing (RTP) can be used to vary the annealing conditions in a combinatorial manner.Type: GrantFiled: November 20, 2013Date of Patent: July 14, 2015Assignee: Intermolecular, Inc.Inventor: Khaled Ahmed
-
Patent number: 9082927Abstract: A tunnel barrier layer in a superconducting device, such as a Josephson junction, is made from catalytically grown silicon dioxide at a low temperature (<100 C, e.g., 20-30 C) that does not facilitate oxidation or silicide formation at the superconducting electrode interface. The tunnel barrier begins as a silicon layer deposited on a superconducting electrode and covered by a thin, oxygen-permeable catalytic layer. Oxygen gas is dissociated on contact with the catalytic layer, and the resulting oxygen atoms pass through the catalytic layer to oxidize the underlying silicon. The reaction self-limits when all the silicon is converted to silicon dioxide.Type: GrantFiled: December 20, 2013Date of Patent: July 14, 2015Assignee: Intermolecular, Inc.Inventors: Dipankar Pramanik, Frank Greer, Andrew Steinbach
-
Patent number: 9076674Abstract: A method for combinatorially processing a substrate is provided. The method includes providing a substrate disposed on a substrate support. The method further includes rigidly locking a top portion of a sleeve to a bottom portion of a process head of a combinatorial processing device, where the combinatorial processing device is operable to concurrently process different regions of the substrate differently. The method includes raising the substrate and the substrate support to contact a sealing surface of the sleeve with a surface of the substrate and combinatorially processing the different regions of the substrate.Type: GrantFiled: September 25, 2012Date of Patent: July 7, 2015Assignee: Intermolecular, Inc.Inventor: Satbir Kahlon
-
Patent number: 9076716Abstract: The present invention provides methods and systems for discretized, combinatorial processing of regions of a substrate such as for the discovery, implementation, optimization, and qualification of new materials, processes, and process sequence integration schemes used in integrated circuit fabrication. A substrate having an array of differentially processed regions thereon is processed by delivering materials to or modifying regions of the substrate.Type: GrantFiled: November 11, 2013Date of Patent: July 7, 2015Assignee: Intermolecular, Inc.Inventors: Thomas R. Boussie, Tony P. Chiang, Alexander Gorer, David E. Lazovsky
-
Patent number: 9076641Abstract: Contacts for semiconductor devices and methods of making thereof are disclosed. A method comprises forming a first layer on a semiconductor, the first layer comprising one or more metals; forming a second layer on the first layer, the second layer comprising the one or more metals, nitrogen and oxygen; and heating the first and second layer such that oxygen migrates from the second layer into the first layer and the first layer comprises a sub-stoichiometric metal oxide after heating. Exemplary embodiments use transition metals such as Ti in the first layer. After heating there is a sub-stoichiometric oxide layer of about 2.5 nm thickness between a metal nitride conductor and the semiconductor. The specific contact resistivity is less than about 7×10?9 ?·cm2.Type: GrantFiled: December 19, 2013Date of Patent: July 7, 2015Assignee: Intermolecular, Inc.Inventor: Khaled Ahmed
-
Patent number: 9076651Abstract: SiC substrates are cleaned and provided to a process chamber. In-situ plasma surface treatments are applied to further clean the surface of the substrate. A dielectric interface layer is deposited in-situ to passivate the surface. Metal layers having a low work function are deposited above the dielectric interface layer. The stack is annealed at about 500C in forming gas to form low resistivity ohmic contacts to the SiC substrate. SiC substrates are cleaned and provided to a process chamber. In-situ plasma surface treatments are applied to further clean the surface of the substrate. A silicon oxide dielectric interface layer is deposited in-situ to passivate the surface. Optional plasma surface treatments are applied to further improve the performance of the silicon oxide dielectric interface layer. An aluminum oxide gate dielectric layer is deposited above the silicon oxide dielectric interface layer.Type: GrantFiled: December 20, 2013Date of Patent: July 7, 2015Assignee: Intermolecular, Inc.Inventors: Khaled Ahmed, Frank Greer, Raj Jammy
-
Patent number: 9076523Abstract: Non linear current response circuits can be used in embedded resistive memory cell for reducing power consumption, together with improving reliability of the memory array. The non linear current response circuits can include two back to back leaky PIN diodes, two parallel anti-directional PIN diodes, two back to back Zener-type metal oxide diodes, or ovonic switching elements, along with current limiting resistor for standby power reduction at the low voltage region. Also, the proposed embedded ReRAM implementation methods based upon 1T2D1R scheme can be integrated into the advanced FEOL process technologies including vertical pillar transistor and/or 3D fin-shaped field effect transistor (FinFET) for realizing a highly compact cell density.Type: GrantFiled: December 13, 2012Date of Patent: July 7, 2015Assignee: Intermolecular, Inc.Inventors: Mankoo Lee, Tony Chiang, Dipankar Pramanik
-
Publication number: 20150187664Abstract: Provided are methods of high productivity combinatorial (HPC) screening of work function materials. Multiple test materials may be deposited as separate blanket layers on the same substrate while still forming individual interfaces with a common base layer. The thickness of each test material layer ensures that its work function properties are not impacted when other layers are deposited over that layer. A method may involve depositing a blocking layer over the base layer and selectively removing the blocking layer from a first site isolated region. A first test material is then deposited as a blanket layer and forms an interface with the base layer in that first region only. The first test material layer and the blocking layer are selectively removed from a second site isolated region followed by depositing a second test material layer as another blanket layer, which forms an interface with the base layer in the second region only.Type: ApplicationFiled: December 26, 2013Publication date: July 2, 2015Applicant: Intermolecular Inc.Inventor: Amol Joshi
-
Publication number: 20150187596Abstract: Provided are methods for processing semiconductor substrates or, more specifically, etching silicon containing antireflective coatings (SiARCs) from the substrates while preserving silicon oxides layers disposed on the same substrates. An etching solution including sulfuric acid and hydrofluoric acid may be used for these purposes. In some embodiments, the weight ratio of sulfuric acid to hydrofluoric acid in the etching solution is between about 15:1 and 100:1 (e.g., about 60:1). The temperature of the etching solution may be between about 30° C. and 50° C. (e.g., about 40° C., during etching). It has been found that such processing conditions provide a SiARC etching rate of at least about 50 nanometers per minute and selectivity of SiARC over silicon oxide of greater than about 10:1 or even greater than about 50:1. The same etching solution may be also used to remove photoresist, organic dielectric, and titanium nitride.Type: ApplicationFiled: December 26, 2013Publication date: July 2, 2015Applicant: Intermolecular Inc.Inventors: Gregory Nowling, John Fitzsimmons
-
Publication number: 20150187958Abstract: Embodiments described herein provide indium-gallium-zinc oxide (IGZO) devices, such as IGZO thin-film transistors (TFTs), and methods for forming such devices. A substrate is provided. A gate electrode is formed above the substrate. An IGZO channel layer is formed above the gate electrode. A contact layer is formed above the IGZO channel layer. The contact layer includes arsenic. A source electrode and a drain electrode are formed above the contact layer.Type: ApplicationFiled: December 26, 2013Publication date: July 2, 2015Applicant: Intermolecular Inc.Inventor: Khaled Ahmed
-
Publication number: 20150188044Abstract: Provided are resistive random access memory (ReRAM) cells and methods of fabricating thereof. The ReRAM cells may include a first layer formed on a substrate. The first layer may be operable as a bottom electrode. The ReRAM cells may also include a second layer formed over the first layer. The second layer may be operable as a variable resistance layer configured to switch reversibly between at least a first resistive state and a second resistive state. The ReRAM cells may further include a third layer formed over the second layer. The third layer may have an electrical resistivity that is substantially constant. Moreover, the third layer may include a ternary metal carbide. The ReRAM cells may also include a fourth layer formed over the third layer. The fourth layer may be operable as a top electrode.Type: ApplicationFiled: December 26, 2013Publication date: July 2, 2015Applicant: Intermolecular Inc.Inventors: Yun Wang, Mihir Tendulkar
-
Publication number: 20150188039Abstract: Provided are resistive random access memory (ReRAM) cells and methods of fabricating thereof. The ReRAM cells may include a first layer operable as a bottom electrode and a second layer operable to switch between at least a first resistive state and a second resistive state. The ReRAM cells may include a third layer including a first oxygen getter material and a fourth layer including a metal silicon nitride. The ReRAM cells may further include a fifth layer including a second oxygen getter material. The first oxygen getter material and the second oxygen getter material may be more reactive with oxygen than the metal silicon nitride. A work function of the first oxygen getter material and a work function of the second oxygen getter material may be substantially lower than a work function of the metal silicon nitride. The ReRAM cells may include a sixth layer operable as a top electrode.Type: ApplicationFiled: December 26, 2013Publication date: July 2, 2015Applicant: Intermolecular Inc.Inventors: Yun Wang, Vidyut Gopal, Mihir Tendulkar
-
Publication number: 20150187956Abstract: Embodiments described herein provide indium-gallium-zinc oxide (IGZO) devices, such as IGZO thin-film transistors (TFTs), and methods for forming such devices. A substrate is provided. A gate electrode is formed above the substrate. A gate dielectric layer is formed above the gate electrode. The gate dielectric layer includes titanium. An interface layer is formed above the gate dielectric layer. The interface layer includes silicon. An IGZO channel layer is formed above the interface layer. A source electrode and a drain electrode are formed above the IGZO channel layer.Type: ApplicationFiled: December 26, 2013Publication date: July 2, 2015Applicant: Intermolecular Inc.Inventor: Khaled Ahmed