Patents Assigned to Intersil
-
Publication number: 20110133717Abstract: Pulse width modulation (PWM) controllers and output stage driver circuits and related methods of communicating switching regulator mode information. The controller includes circuitry that recognizes intervals when the load driven by the regulator is in a low power mode. Responsive to recognizing the low power mode, the controller generates a PWM mode signal having at least three (3) different levels including at least one intermediate level that is coupled to at least one driver. Based on the PWM mode signal, the regulator is switched into a power saving low power operational mode.Type: ApplicationFiled: February 11, 2011Publication date: June 9, 2011Applicant: INTERSIL AMERICAS INC.Inventors: Chun Cheung, Weihong Qui, Robert Isham
-
Patent number: 7956432Abstract: A photodiode includes a substrate having a first semiconductor type surface region on at least a portion thereof, and a second semiconductor type surface layer formed in a portion of the surface region. A multi-layer anti-reflective coating (ARC) is on the second semiconductor type surface layer, wherein the multi-layer ARC comprises at least two different dielectric layers. A layer resistant to oxide etch is above a peripheral portion the multi-layer ARC. Further layers are above the layer resistant to oxide etch, and thereby above the peripheral portion the multi-layer ARC. A window extends down to the multi-layer ARC. A photodiode region is formed by a pn-junction of the first semiconductor type surface region and the second semiconductor type surface layer.Type: GrantFiled: February 3, 2009Date of Patent: June 7, 2011Assignee: Intersil Americas Inc.Inventors: Dong Zheng, Phillip J. Benzel, Joy Jones, Alexander Kalnitsky, Perumal Ratnam
-
Publication number: 20110127988Abstract: In accordance with an embodiment of the present invention, a bandgap voltage reference circuit includes a plurality of circuit branches, a plurality of resistors and a plurality of switches. The plurality of switches are used to selectively change over time which of the resistors are connected to be within a first one of the circuit branches and which of the resistors are connected to be within a second one of the circuit branches, to thereby reduce the effects that long term drift of the resistors have on a bandgap voltage output (VGO) of the bandgap voltage reference circuit.Type: ApplicationFiled: March 5, 2010Publication date: June 2, 2011Applicant: Intersil Americas Inc.Inventors: Barry Harvey, Steven Herbst
-
Publication number: 20110127987Abstract: In accordance with an embodiment of the present invention, a bandgap voltage reference circuit includes a group of X current sources, a plurality of circuit branches, and a plurality of switches. Each of the X current sources (where X?3) produces a corresponding current that is substantially equal to the currents produced by the other current sources within the group. The plurality of circuit branches of the bandgap voltage reference circuit are collectively used to produce a bandgap voltage output (VGO). Each of the plurality of circuit branches receives at least one of the currents not received by the other circuit branches. The plurality of switches (e.g., controlled by a controller) selectively change over time which of the currents produced by the current sources are received by which of the plurality of circuit branches of the bandgap voltage reference circuit.Type: ApplicationFiled: March 3, 2010Publication date: June 2, 2011Applicant: INTERSIL AMERICAS INC.Inventor: Barry Harvey
-
Patent number: 7953162Abstract: Provided herein are systems and methods for transmitting signals across a pair of wires. In accordance with specific embodiments, a differential signal is transmitted across the pair of wires during one period of time, and two single-ended signals are transmitted across the same pair of wires during another period of time. Low voltage differential signaling (LVDS) can be used to transmit the differential signal across the pair of wires. In contrast, non-differential signaling can be used to transfer the two singled-ended signals across the same pair of wires.Type: GrantFiled: November 17, 2006Date of Patent: May 31, 2011Assignee: Intersil Americas Inc.Inventor: Naresh B. Shetty
-
Patent number: 7952507Abstract: Provided herein are segmented digital to analog converters (DACs), methods for use therewith, and systems that include one or more such DACs. According to an embodiment, a DAC includes a plurality of sub-DACs, a DAC input adapted to receive a multi-bit digital input and a DAC output adapted to output an analog output current in response to and indicative of the digital input. Each sub-DAC is adapted to receive a separate reference current that specifies a transfer function of the sub-DAC. A magnitude of the reference current provided to each sub-DAC is separately programmable to thereby separately control a gain of each sub-DAC.Type: GrantFiled: October 28, 2009Date of Patent: May 31, 2011Assignee: Intersil Americas Inc.Inventors: Dimitrios Katsis, Barry Concklin
-
Patent number: 7952428Abstract: A circuit in accordance with an embodiment of the present invention includes an instrumentation amplifier, a dynamically adjustable low pass filter, at least one monitor and a controller. The instrumentation amplifier includes a pair of buffered operational amplifiers that accept a pair of input signals, and a differential operational amplifier that outputs an output signal indicative of a difference between the pair of input signals. The dynamically adjustable low pass filter is configured to provide band limiting of the output signal at frequencies greater than a cutoff frequency. The monitor, or monitors, is/are configured to monitor a signal upstream of the instrumentation amplifier and/or a signal downstream of the instrumentation amplifier and output a monitor signal.Type: GrantFiled: March 8, 2010Date of Patent: May 31, 2011Assignee: Intersil Americas Inc.Inventors: Philip V. Golden, Marc T. Thompson
-
Patent number: 7952062Abstract: A photodetector integrated circuit (PDIC) capable of being used with at least two different types of optical discs includes a photodetector (PD) array and a switch matrix. The PD array includes a center channel PD and a side channel PD electrically isolated from the center channel PD. The switch matrix, which includes a plurality of inputs and a plurality of outputs, can be selectively configured in a plurality of different switch configurations. The side channel PD includes a plurality of electrically isolated PD sections. Each electrically isolated PD section of the side channel PD is adapted to detect light and provide an electrical output signal, indicative of the light detected by the PD section, to a different one of the inputs of the switch matrix.Type: GrantFiled: January 13, 2010Date of Patent: May 31, 2011Assignee: Intersil Americas Inc.Inventors: Dong Zheng, Daryl Chamberlin, Hung Chou
-
Publication number: 20110121795Abstract: A controller and methodology for a power supply are disclosed. The controller includes output channels for providing a pulse width modulation (PWM) voltage signal for driving a load, for example, a microprocessor. Each channel provides a portion of the PWM signal. The controller receives user input information and uses that information to automatically determine window sizes. A window size defines the maximum output current level for a given window. The controller uses feedback signals to determine the current being drawn by the load, and selects the number of windows and channels that are needed to adequately provide that current. The controller selectively activates and deactivates the output channels accordingly. In response a change in the user input information the controller automatically adjusts the window sizes.Type: ApplicationFiled: August 20, 2010Publication date: May 26, 2011Applicant: INTERSIL AMERICAS INC.Inventors: Salomon Vulih, Timothy Maher, Douglas M. Mattingly
-
Publication number: 20110122056Abstract: A multi-reference voltage generator includes an interface controller, a first bank of N m-bit registers and a second bank of N m-bit registers. A first multiplexer has inputs connected to outputs of the first and second bank of registers. An m-bit digital-to-analog (DAC) has an m-bit parallel input connected to an output of the first multiplexer. An analog demultiplexer has an input connected to an analog output of the m-bit DAC. Each voltage storage device in a first group of N voltage storage devices is connected to a corresponding output of the analog demultiplexer. Similarly, each voltage storage device in a second group of N voltage storage devices is connected to a corresponding output of the analog demultiplexer. N further multiplexers each have a first input connected to an output of a corresponding one of the voltage storage devices in the first group and a second input connected to an output of a corresponding one of the voltage storage devices in the second group.Type: ApplicationFiled: February 2, 2011Publication date: May 26, 2011Applicant: INTERSIL AMERICAS INC.Inventor: Chor Yin Chia
-
Patent number: 7948194Abstract: An apparatus for monitoring current for a motor drive including at least high-side and low-side switching transistors includes a driver circuit for driving a gate of the low-side switching transistor. First circuitry measures a drain to source voltage across the low-side switching transistor and generates a voltage output responsive thereto. Second circuitry has a first state of operation that samples the voltage output of the first circuitry when the low-side switching transistor is turned on and has a second state of operation to sample the voltage output of the first circuitry when the low-side switching transistor is turned off. The second circuitry further generates a monitored output current responsive to the sampled voltage output.Type: GrantFiled: October 9, 2008Date of Patent: May 24, 2011Assignee: Intersil Americas Inc.Inventor: Richard Ralph Garcia
-
Patent number: 7948213Abstract: A method for charging a battery of an electronic device using a connected a/c power adapter comprising the steps of determining a state of a transistor connecting a regulated voltage to the battery and switching a charging current applied to the battery between a quick charge level and a trickle charge level responsive to the state of the transistor.Type: GrantFiled: April 15, 2009Date of Patent: May 24, 2011Assignee: Intersil Americas Inc.Inventors: Eric Magne Solie, Ronil Depak Patel, Tu A. Bui
-
Publication number: 20110116324Abstract: A memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a high voltage access transistor, a floating gate memory transistor electrically connected to the access transistor, and a coupling capacitor electrically connected to the memory transistor. A first set of word lines are each electrically connected to the capacitor in each of the memory cells in a respective row. A second set of word lines are each electrically connected to the access transistor in each of the memory cells in a respective row. A first set of bit lines are each electrically connected to the access transistor in each of the memory cells in a respective column. A second set of bit lines are each electrically connected to the memory transistor in each of the memory cells in a respective column.Type: ApplicationFiled: January 24, 2011Publication date: May 19, 2011Applicant: INTERSIL AMERICAS INC.Inventors: Hosam Haggag, Alexander Kalnitsky, Edgardo Laber, Michael D. Church, Yun Yue
-
Publication number: 20110116319Abstract: A memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a high voltage access transistor, a floating gate memory transistor electrically connected to the access transistor, and a coupling capacitor electrically connected to the memory transistor. A first set of word lines are each electrically connected to the capacitor in each of the memory cells in a respective row. A second set of word lines are each electrically connected to the access transistor in each of the memory cells in a respective row. A first set of bit lines are each electrically connected to the access transistor in each of the memory cells in a respective column. A second set of bit lines are each electrically connected to the memory transistor in each of the memory cells in a respective column.Type: ApplicationFiled: January 24, 2011Publication date: May 19, 2011Applicant: INTERSIL AMERICAS INC.Inventors: Hosam Haggag, Alexander Kalnitsky, Edgardo Laber, Michael D. Church, Yun Yue
-
Publication number: 20110116318Abstract: A memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a high voltage access transistor, a floating gate memory transistor electrically connected to the access transistor, and a coupling capacitor electrically connected to the memory transistor. A first set of word lines are each electrically connected to the capacitor in each of the memory cells in a respective row. A second set of word lines are each electrically connected to the access transistor in each of the memory cells in a respective row. A first set of bit lines are each electrically connected to the access transistor in each of the memory cells in a respective column. A second set of bit lines are each electrically connected to the memory transistor in each of the memory cells in a respective column.Type: ApplicationFiled: January 24, 2011Publication date: May 19, 2011Applicant: INTERSIL AMERICAS INC.Inventors: Hosam Haggag, Alexander Kalnitsky, Edgardo Laber, Michael D. Church, Yun Yue
-
Publication number: 20110115450Abstract: A multichannel voltage regulator includes a plurality of voltage regulator modules for generating a regulated output voltage responsive to an input voltage and a feedback voltage. Synchronization circuitry controls a release of PWM signals during soft start within each of the plurality of voltage regulator modules. The PWM signals release are synchronized to occur substantially at a same point in time.Type: ApplicationFiled: November 19, 2010Publication date: May 19, 2011Applicant: INTERSIL AMERICAS INC.Inventor: Nattorn PONGRATANANUKUL
-
Patent number: 7944745Abstract: A flash memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a floating gate memory transistor having a source region and a drain region, and a coupling capacitor electrically connected to the memory transistor. A plurality of word lines are each electrically connected to the capacitor in each of the memory cells in a respective row. A first set of bit lines are each electrically connected to the drain region of the memory transistor in each of the memory cells in a respective column. A plurality of high voltage access transistors are each electrically connected to a bit line in the first set of bit lines. A second set of bit lines are each electrically connected to the source region of the memory transistor in each of the memory cells in a respective column.Type: GrantFiled: February 24, 2010Date of Patent: May 17, 2011Assignee: Intersil Americas Inc.Inventors: Hosam Haggag, Alexander Kalnitsky, Edgardo Laber, Prabhjot Singh, Michael D. Church
-
Patent number: 7944192Abstract: An embodiment of a hysteretic power-supply controller includes a signal generator, frequency adjuster, and signal combiner. The signal generator is operable to generate a switching signal having a first level in response to a control signal being greater than a first reference value and having a second level in response to the control signal being less than a second reference value, the switching signal having an actual frequency and being operable to drive a switching stage that generates a regulated output signal. The frequency adjuster is operable to generate a frequency-adjust signal that is related to a difference between the actual frequency and a desired frequency. And the signal combiner is operable to generate the control signal from the frequency-adjust signal and the regulated output signal. Such a hysteretic power-supply controller may allow one to set the switching frequency to a desired value independently of the parameters of the power supply.Type: GrantFiled: August 31, 2007Date of Patent: May 17, 2011Assignee: Intersil Americas Inc.Inventors: Zaki Moussaoui, Sandeep Agarwal, Jayant Vivrekar
-
Patent number: 7944153Abstract: A drive circuit supplies a drive current to a plurality of light emitting diodes. The drive circuit includes a voltage converter circuit having a particular topology and including at least one inductive element and at least one switching element. The drive circuit senses a current through one of the inductive and switching elements and generates a feedback signal from the sensed current. The feedback signal has a value indicating the drive current being supplied to the light emitting diodes and the drive circuit controls the operation of the voltage converter responsive to the feedback signal.Type: GrantFiled: December 17, 2007Date of Patent: May 17, 2011Assignee: Intersil Americas Inc.Inventor: Fred Greenfeld
-
Publication number: 20110109284Abstract: A control circuit for a variable phase voltage regulator comprises an error amplifier to generate a difference signal based on a difference between a reference voltage and a signal representative of a voltage at an output node of the variable phase voltage regulator. The control circuit also comprises a variable phase compensator to amplify the difference signal to produce a modified difference signal to compensate for effects of varying the number of active phases in the variable phase voltage regulator, wherein the amplification is proportional to a ratio of total number of phases in the variable phase voltage regulator to number of active phases in the variable phase voltage regulator.Type: ApplicationFiled: April 16, 2010Publication date: May 12, 2011Applicant: INTERSIL AMERICAS INC.Inventors: M. Jason Houston, Bogdan M. Duduman, Weihong Qiu