Patents Assigned to Memory Corporation
-
Patent number: 10884706Abstract: A randomizer includes a first pseudorandom number generator, a second pseudorandom number generator, and a first logic circuit configured to output a pseudorandom sequence by carrying out an operation on a pseudorandom sequence generated by the first pseudorandom number generator and a pseudorandom sequence generated by the second pseudorandom number generator, and a second logic circuit configured to randomize a data string input to the randomizer based on the pseudorandom sequence output by the first logic circuit.Type: GrantFiled: September 11, 2019Date of Patent: January 5, 2021Assignee: Toshiba Memory CorporationInventors: Tsuyoshi Atsumi, Yasuhiko Kurosawa, Yohei Koganei, Yuji Nagai
-
Patent number: 10884668Abstract: A memory system includes a controller and a non-volatile memory device. The controller is connectable to a host device by a bus conforming to a serial peripheral interface (SPI) standard, and configured to recognize a command signal that is received over the bus immediately after a chip select signal is received over the bus. The non-volatile memory device stores first information indicating a data size, second information indicating a manufacturer ID, third information indicating a device ID, and fourth information. The controller, upon recognizing that the command signal is an identification (ID) read command, outputs to the host device, response information that has the data size indicated by the first information and includes any one of: (i) the second information and the third information, and (ii) the second information, the third information, and the fourth information.Type: GrantFiled: August 29, 2019Date of Patent: January 5, 2021Assignee: Toshiba Memory CorporationInventors: Hiroya Shirakura, Kyoko Shoji, Shinya Takeda
-
Patent number: 10886297Abstract: A plurality of semiconductor layers have longitudinally a first direction, have a peripheral area surrounded by the plurality of control gate electrodes, and are arranged in a plurality of rows within the laminated body. A controller controls a voltage applied to the control gate electrodes and bit lines. The controller, during a writing operation, applies a first voltage to a first bit line connected to the semiconductor layer positioned in a first row closer to the insulation separating layer, and applies a second voltage larger than the first voltage to a second bit line connected to the semiconductor layer positioned in a second row positioned further from the insulation separating layer with respect to the first row, among the plurality of rows.Type: GrantFiled: February 10, 2020Date of Patent: January 5, 2021Assignee: Toshiba Memory CorporationInventor: Yasuhiro Shimura
-
Publication number: 20200409555Abstract: According to one embodiment, a memory system includes a non-volatile semiconductor memory, a block management unit, and a transcription unit. The semiconductor memory includes a plurality of blocks to which data can be written in both the first mode and the second mode. The block management unit manages a block that stores therein no valid data as a free block. When the number of free blocks managed by the block management unit is smaller than or equal to a predetermined threshold value, the transcription unit selects one or more used blocks that stores therein valid data as transcription source blocks and transcribes valid data stored in the transcription source blocks to free blocks in the second mode.Type: ApplicationFiled: September 11, 2020Publication date: December 31, 2020Applicant: Toshiba Memory CorporationInventors: Hiroshi YAO, Shinichi KANNO, Kazuhiro FUKUTOMI
-
Patent number: 10878912Abstract: A method of storing a number of data values in a plurality of flash memory cells wherein each flash memory cell has a plurality of storage states and each data value is selected from a set of possible data values. The method comprises programming the number of data values to the plurality of flash memory cells using a mapping which uniquely associates each combination of storage states for the plurality of flash memory cells with a concatenated data value from a set of concatenated data values wherein the set of concatenated data values comprises a concatenated data value for every combination of possible data values for the number of data values, the concatenated data value has a position for each data value in the number of data values and the mapping is such that between adjacent storage states all but one data values are identical and each position in the concatenated data value changes the data value it represents between the same storage states on each flash memory cell.Type: GrantFiled: August 2, 2019Date of Patent: December 29, 2020Assignees: Kabushiki Kaisha Toshiba, Toshiba Memory CorporationInventors: Amr Ismail, Magnus Stig Torsten Sandell
-
Patent number: 10877917Abstract: A semiconductor device capable of communicating with a host apparatus includes a symbol generation unit, a coding unit, and a transmission unit. The symbol generation unit includes a random number generation circuit and generates a symbol according to a random number generated by the random number generation circuit. The coding unit performs 8b/10b coding for the symbol. The transmission unit transmits the symbol coded by the 8b/10b coding unit to the host apparatus.Type: GrantFiled: October 4, 2019Date of Patent: December 29, 2020Assignee: Toshiba Memory CorporationInventors: Kunihiko Yamagishi, Toshitada Saito
-
Patent number: 10879067Abstract: In one embodiment, a pattern forming method includes forming a first film on a substrate. The method further includes supplying energy to the first film to form a first region to which the energy have been supplied, and a second region including at least a region to which the energy has not been supplied. The method further includes impregnating at least the first region out of the first and second region with metal atoms. The method further includes developing the first film after impregnating the first region with the metal atoms to remove the second region while leaving the first region.Type: GrantFiled: February 21, 2019Date of Patent: December 29, 2020Assignee: Toshiba Memory CorporationInventors: Seiji Morita, Takashi Sato, Ryosuke Yamamoto
-
Patent number: 10878913Abstract: A controller controls a memory including first and second strings. The first and second strings configure first and second string groups, respectively. In each string group, a set of memory cell transistors each from each string configures a unit. The controller is configured to: sequentially write, in the first string group, data in first units to which serially-coupled memory cell transistors respectively belong; sequentially write, in the second string group, data in first units to which serially-coupled memory cell transistors respectively belong; and sequentially write, in the first string group, data in second units to which serially-coupled memory cell transistors respectively belong.Type: GrantFiled: October 18, 2019Date of Patent: December 29, 2020Assignee: Toshiba Memory CorporationInventors: Hiroshi Sukegawa, Ikuo Magaki, Tokumasa Hara, Shirou Fujita
-
Patent number: 10879137Abstract: According to an embodiment, a template includes a flat plate-shaped first member, a flat plate-shaped second member including a pattern arrangement face, and a flat plate-shaped third member provided with an opening at a position corresponding to an arrangement position of the second member. The template is dividable at a position of at least one of a first boundary between the first member and the second member and a second boundary between the first member and the third member.Type: GrantFiled: February 21, 2018Date of Patent: December 29, 2020Assignee: Toshiba Memory CorporationInventors: Takahito Nishimura, Suigen Kanda, Takamasa Usui, Masayoshi Tagami, Jun Iljima
-
Patent number: 10877664Abstract: According to one embodiment, a memory system includes a non-volatile semiconductor memory, a block management unit, and a transcription unit. The semiconductor memory includes a plurality of blocks to which data can be written in both the first mode and the second mode. The block management unit manages a block that stores therein no valid data as a free block. When the number of free blocks managed by the block management unit is smaller than or equal to a predetermined threshold value, the transcription unit selects one or more used blocks that stores therein valid data as transcription source blocks and transcribes valid data stored in the transcription source blocks to free blocks in the second mode.Type: GrantFiled: August 25, 2014Date of Patent: December 29, 2020Assignee: Toshiba Memory CorporationInventors: Hiroshi Yao, Shinichi Kanno, Kazuhiro Fukutomi
-
Patent number: 10878917Abstract: A memory system includes a semiconductor storage device and a memory controller for the semiconductor storage device. The semiconductor storage device includes a plurality of blocks including a plurality of memory cell transistors. The plurality of blocks includes a first block and a second block. The memory cell transistor in the first block stores data having a first number of bits during a first period and stores data having a second number of bits larger than the first number during a second period that begins after the first period ends.Type: GrantFiled: August 30, 2019Date of Patent: December 29, 2020Assignee: Toshiba Memory CorporationInventor: Yoshikazu Takeyama
-
Patent number: 10877374Abstract: According to one embodiment, a pattern formation method is disclosed. The method can include a film formation process, and a exposure process. The film formation process forms a pattern formation material film on a base body. The pattern formation material film includes a pattern formation material including a first portion and a second portion. The first portion includes at least one of acrylate or methacrylate. The second portion includes an alicyclic compound and a carbonyl group. The alicyclic compound has an ester bond to the at least one of the acrylate or the methacrylate. The carbonyl group is bonded to the alicyclic compound. The exposure process causes the pattern formation material film to expose to a metal compound including a metallic element.Type: GrantFiled: March 8, 2018Date of Patent: December 29, 2020Assignee: Toshiba Memory CorporationInventors: Koji Asakawa, Seekei Lee, Naoko Kihara, Norikatsu Sasao, Tomoaki Sawabe, Shinobu Sugimura
-
Patent number: 10878921Abstract: A semiconductor memory includes memory cells, a word line and bit lines of the memory cells, sense amplifiers connected to the bit lines, respectively, and a controller. Each sense amplifier includes first, second, and third transistors. The third transistor has one end connected to each of the first and second transistors, and the other end connected to a corresponding bit line. During a read operation, at a first time of a first period during which the controller applies a first read voltage to the word line, the controller applies a first voltage higher than ground voltage to the first transistor, and a second voltage to the second transistor. Also, at the first time, a first sense amplifier applies a voltage to a first bit line through its first and third transistors, and a second sense amplifier applies a voltage to a second bit line through tis second and third transistors.Type: GrantFiled: February 26, 2019Date of Patent: December 29, 2020Assignee: Toshiba Memory CorporationInventors: Kosuke Yanagidaira, Mario Sako
-
Publication number: 20200402597Abstract: A semiconductor memory device according to an embodiment includes a string, a bit line, a well line, and a sequencer. The string includes first and second select transistors, and memory cell transistors using a ferroelectric material. The bit line and the well line are connected to the first and second select transistors, respectively. At a time in an erase verify operation, the sequencer is configured to apply a first voltage to the memory cell transistors, to apply a second voltage lower than the first voltage to the first select transistor, to apply a third voltage lower than the first voltage to the second select transistor, to apply a fourth voltage to the bit line, and to apply a fifth voltage higher than the fourth voltage to the well line.Type: ApplicationFiled: September 8, 2020Publication date: December 24, 2020Applicant: Toshiba Memory CorporationInventor: Takashi MAEDA
-
Publication number: 20200403916Abstract: A system for storing data includes a controller, an Ethernet switch and a storage device. The controller is configured to receive data routing instructions, and manage forwarding rules of a switch forwarding table to implement the data routing instructions. The Ethernet switch is configured to receive data, access the switch forwarding table, and route the data to the storage device using the switch forwarding table.Type: ApplicationFiled: August 31, 2020Publication date: December 24, 2020Applicant: Toshiba Memory CorporationInventor: Yaron KLEIN
-
Publication number: 20200402596Abstract: According to one embodiment, a nonvolatile memory includes: a memory cell array including memory cells; and a controller configured to execute a first refresh process on receiving a first command. The first refresh process includes reprogramming at least one second memory cell among first memory cells to which data has been programmed in a first group. In executing the first refresh process, the controller is configured to: select the second memory cell by verifying with a first voltage using a first amount in a case where the second memory cell has been programmed using the first voltage; and select the second memory cell by verifying with a second voltage using a second amount in a case where the second memory cell has been programmed using the second voltage.Type: ApplicationFiled: August 31, 2020Publication date: December 24, 2020Applicant: Toshiba Memory CorporationInventors: Riki Suzuki, Masanobu Shirakawa, Yoshihisa Kojima, Marie Takada, Tsukasa Tokutomi
-
Publication number: 20200401311Abstract: According to one embodiment, a memory system includes a nonvolatile memory including physical blocks, and a controller. The controller manages namespaces. The namespaces include at least a first namespace for storing a first type of data, and a second namespace for storing a second type of data having a lower update frequency than the first type of data. The controller allocates a first number of physical blocks as a physical resource for the first namespace, and allocates a second number of physical blocks as a physical resource for the second namespace, based on a request from a host device specifying an amount of physical resources to be secured for each of the namespaces.Type: ApplicationFiled: September 2, 2020Publication date: December 24, 2020Applicant: Toshiba Memory CorporationInventor: Shinichi KANNO
-
Publication number: 20200403002Abstract: A method addresses low cost, low resistance metal interconnects and mechanical stability in a high aspect ratio structure. According to the various implementations disclosed herein, a replacement metal process, which defers the need for a metal etching step in the fabrication process until after all patterned photoresist is no longer present. Under this process, the conductive sublayers may be both thick and numerous.Type: ApplicationFiled: September 3, 2020Publication date: December 24, 2020Applicant: Sunrise Memory CorporationInventors: Eli Harari, Scott Brad Herner, Wu-Yi Henry Chien
-
Patent number: 10871901Abstract: According to one embodiment, a memory system includes a memory and a memory controller. The memory includes a first buffer and a memory cell array. The memory controller includes a second buffer for receiving first data from a host. The memory controller transfers the first data to the first buffer without accumulating a predetermined size of the first data in the second buffer. The memory controller creates second data in the first buffer and programs the second data created in the first buffer into the memory cell array. The second data is formed of a plurality of third data. The third data is first data received from the memory controller by the memory. The size of the second data is equal to a size of a unit in which to program into the memory cell array.Type: GrantFiled: December 5, 2018Date of Patent: December 22, 2020Assignee: Toshiba Memory CorporationInventors: Yoshihisa Kojima, Tatsuhiro Suzumura, Tokumasa Hara, Hiroyuki Moro, Yohei Hasegawa, Yoshiki Saito
-
Patent number: 10871920Abstract: According to one embodiment, a storage device includes a nonvolatile memory including a plurality of blocks, and a controller. The controller receives from the host information indicative of the total number of processes running on the host. The controller executes processing of moving data stored in at least one block of the nonvolatile memory to at least one block of the other blocks of the nonvolatile memory, after determining that the total number of processes exceeds a first threshold value.Type: GrantFiled: July 27, 2018Date of Patent: December 22, 2020Assignee: Toshiba Memory CorporationInventors: Kenichiro Yoshii, Daisuke Iwai, Tetsuya Sunata