Patents Assigned to Ovonyx, Inc.
  • Publication number: 20130336054
    Abstract: A programmable resistance memory employs a feedback control circuit to regulate the programming current supplied to a selected programmable resistance memory element. The programmable resistance memory may be a phase change memory. The feedback control circuit monitors and controls the characteristics of a current pulse employed to program a memory cell.
    Type: Application
    Filed: August 3, 2013
    Publication date: December 19, 2013
    Applicant: Ovonyx,Inc.
    Inventor: Ward Parkinson
  • Patent number: 8581223
    Abstract: A radial memory device includes a phase-change material, a first electrode in electrical communication with the phase-change material, the first electrode having a substantially planar first area of electrical communication with the phase-change material. The radial memory device also includes a second electrode in electrical communication with the phase-change material, the second electrode having a second area of electrical communication with the phase-change material, the second area being laterally spacedly disposed from the first area and substantially circumscribing the first area. Further, a method of making a memory device is disclosed. The steps include depositing a first electrode, depositing a first insulator, configuring the first insulator to define a first opening. The first opening provides for a generally planar first contact of the first electrode.
    Type: Grant
    Filed: March 3, 2011
    Date of Patent: November 12, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Wolodymyr Czubatyj, Tyler Lowrey, Sergey Kostylev
  • Patent number: 8569729
    Abstract: A phase change memory includes a volume of phase change material disposed between, and coupled to, two electrodes, with the composition of a region of at least one of the two electrodes or phase change material having been compositionally altered to reduce the programmed volume of the phase change material.
    Type: Grant
    Filed: June 20, 2011
    Date of Patent: October 29, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Jim Ricker
  • Patent number: 8565031
    Abstract: A read circuit for reading at least one memory cell adapted to storing a logic value, the at least one memory cell including: a storage element made of a phase-change material; and an access element for coupling the storage element to the read circuit in response to a selection of the memory cell, the read circuit including: a sense current supply arrangement for supplying a sense current to the at least one memory cell; and at least one sense amplifier for determining the logic value stored in the memory cell on the basis of a voltage developing thereacross, the at least one sense amplifier comprising a voltage limiting circuit for limiting the voltage across the memory cell for preserving the stored logic value, wherein the voltage limiting circuit includes a current sinker for sinking a clamping current, which is subtracted from the sense current and depends on the stored logic value.
    Type: Grant
    Filed: July 30, 2012
    Date of Patent: October 22, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Ferdinando Bedeschi, Claudio Resta
  • Patent number: 8566674
    Abstract: A phase change memory may be utilized in place of more conventional, higher volume memories such as static random access memory, flash memory, or dynamic random access memory. To account for the fact that the phase change memory is not yet a high volume technology, an error correcting code may be incorporated. The error correcting code may be utilized in ways which do not severely negatively impact read access times, in some embodiments.
    Type: Grant
    Filed: August 11, 2009
    Date of Patent: October 22, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Ward D. Parkinson
  • Publication number: 20130250648
    Abstract: An addressing scheme for non-volatile memory arrays having short circuit defects that manages the demand for error correction. The scheme generally avoids simultaneous active driving of the row line and column line of the selected cell during write. Instead, only a single row or column line is actively driven at any one time and all other array lines are left floating. In addition, the number of memory cells accessed from a given row or column during a fetch may be limited. The benefits of the scheme include preventing short circuits from drawing excess currents through the array and limiting the frequency of read or write failures caused by short circuits to a manageable number. In one embodiment, the scheme maintains the demand for error correction to within the error correction capability of a flash controller. Exemplary embodiments include phase-change memory arrays.
    Type: Application
    Filed: May 13, 2013
    Publication date: September 26, 2013
    Applicant: OVONYX, INC.
    Inventors: Ward Parkinson, Thomas Trent
  • Patent number: 8503219
    Abstract: A programmable resistance memory employs a feedback control circuit to regulate the programming current supplied to a selected programmable resistance memory element. The programmable resistance memory may be a phase change memory. The feedback control circuit monitors and controls the characteristics of a current pulse employed to program a memory cell.
    Type: Grant
    Filed: June 13, 2011
    Date of Patent: August 6, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Ward Parkinson
  • Patent number: 8462545
    Abstract: In accordance with some embodiments, a phase change memory may be formed in which the thermal conductivity in the region outside the programmed volume of phase change material is reduced. This may reduce the power consumption of the resulting phase change memory. The reduction in power consumption may be achieved by forming distinct layers of phase change material that have little or no mixing between them outside the programmed volume. For example, in one embodiment, a diffusion barrier layer may be maintained between the two distinct phase change layers. In another embodiment, a face centered cubic chalcogenide structure may be utilized.
    Type: Grant
    Filed: June 19, 2012
    Date of Patent: June 11, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Charles H. Dennison, Stephen J. Hudgens
  • Patent number: 8440535
    Abstract: A phase change memory may include an ovonic threshold switch formed over an cyanic memory. In one embodiment, the switch includes a chalcogenide layer that overlaps an underlying electrode. Then, edge damage, due to etching the chalcogenide layer, may be isolated to reduce leakage current.
    Type: Grant
    Filed: May 3, 2012
    Date of Patent: May 14, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Charles H. Dennison
  • Patent number: 8440501
    Abstract: A memory or switching device includes a mesa and a first electrode conforming to said mesa. The device also includes a second electrode and a phase-change or switching material disposed between said first and second electrodes. The phase-change or switching material is in electrical communication with the first and second electrodes at a first contact region and a second contact region respectively. Also described is a method for making a memory or switching device. The method includes providing a first insulator and configuring the first insulator to provide a mesa. A first conductive layer is provided conforming to the mesa. A phase-change or switching material is provided over a portion of the first conductive layer, and a second conductive layer is provided over the phase-change or switching material.
    Type: Grant
    Filed: March 7, 2011
    Date of Patent: May 14, 2013
    Assignee: Ovonyx, Inc.
    Inventors: David Sargent, Jon Maimon
  • Patent number: 8441836
    Abstract: An addressing scheme for non-volatile memory arrays having short circuit defects that manages the demand for error correction. The scheme generally avoids simultaneous active driving of the row line and column line of the selected cell during write. Instead, only a single row or column line is actively driven at any one time and all other array lines are left floating. In addition, the number of memory cells accessed from a given row or column during a fetch may be limited. The benefits of the scheme include preventing short circuits from drawing excess currents through the array and limiting the frequency of read or write failures caused by short circuits to a manageable number. In one embodiment, the scheme maintains the demand for error correction to within the error correction capability of a flash controller. Exemplary embodiments include phase-change memory arrays.
    Type: Grant
    Filed: September 17, 2010
    Date of Patent: May 14, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Ward Parkinson, Thomas Trent
  • Patent number: 8427862
    Abstract: A phase change memory cell may be read by driving a current through the cell higher than its threshold current. A voltage derived from the selected column may be utilized to read a selected bit of a phase change memory. The read window or margin may be improved in some embodiments. A refresh cycle may be included at periodic intervals.
    Type: Grant
    Filed: November 14, 2011
    Date of Patent: April 23, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Ward D. Parkinson
  • Patent number: 8379439
    Abstract: A memory element, a threshold switching element, or the series combination of a memory element and a threshold switching element may be used for coupling conductive lines in an electrically programmable matrix array. Leakage may be reduced by optionally placing a breakdown layer in series with the phase-change material and/or threshold switching material between the conductive lines. The matrix array may be used in a programmable logic device.
    Type: Grant
    Filed: December 17, 2009
    Date of Patent: February 19, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Tyler Lowrey, Ward Parkinson, Guy Wicker
  • Patent number: 8373151
    Abstract: A three-dimensional memory array formed of one or more two-dimensional memory arrays of one-time programmable memory elements arranged in horizontal layers and stacked vertically upon one another; and a two-dimensional memory array of reprogrammable phase change memory elements stacked on the one or more two-dimensional memory arrays as the top layer of the three-dimensional memory array.
    Type: Grant
    Filed: September 23, 2009
    Date of Patent: February 12, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Ward Parkinson
  • Patent number: 8363446
    Abstract: A method of programming an electrical variable resistance memory device. When applied to variable resistance memory devices that incorporate a phase-change material as the active material, the method utilizes a plurality of crystalline programming states. The crystalline programming states are distinguishable on the basis of resistance, where the resistance values of the different states are stable with time and exhibit little or no drift. As a result, the programming scheme is particularly suited to multilevel memory applications. The crystalline programming states may be achieved by stabilizing crystalline phases that adopt different crystallographic structures or by stabilizing crystalline phases that include mixtures of two or more distinct crystallographic structures that vary in the relative proportions of the different crystallographic structures.
    Type: Grant
    Filed: October 14, 2009
    Date of Patent: January 29, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Wolodymyr Czubatyj, Tyler Lowrey, Charles Dennison, Carl Schell
  • Patent number: 8363458
    Abstract: A memory controller provides interfaces for one or more thin film memory circuits. The controller may include an analog interface for one or more thin film memories. Such an analog interface may accept analog signals representative of an associated thin film memory's memory state, condition and sense the signal, and encode the signal into a digital value.
    Type: Grant
    Filed: June 6, 2008
    Date of Patent: January 29, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Tyler Lowrey
  • Patent number: 8351250
    Abstract: A memory includes a programmable resistance array and unipolar MOS peripheral circuitry. The peripheral circuitry includes address decoding circuitry. Because unipolar MOS circuitry is employed, the number of mask steps and, concomitantly, the cost of the programmable resistance memory may be minimized.
    Type: Grant
    Filed: August 28, 2008
    Date of Patent: January 8, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Tyler Lowrey
  • Patent number: 8350661
    Abstract: An electronic device including a breakdown layer having variable thickness. The device includes a variable resistance material positioned between two electrodes. A breakdown layer is interposed between the variable resistance material and one of the electrodes. The breakdown layer has a non-uniform thickness, which serves to bias the breakdown event toward the thinner portions of the breakdown layer. As a result, the placement, size, and number of ruptures in the breakdown layer are more consistent over a series or array of devices. The variable resistance material may be a phase-change material. The variable-thickness breakdown layer may be formed through a diffusion process by introducing a gas containing a resistivity-enhancing species to the environment of segmented variable resistance devices during fabrication. The resistivity-enhancing element penetrates the outer perimeter of the variable resistance material and diffuses toward the interior of the device.
    Type: Grant
    Filed: May 26, 2009
    Date of Patent: January 8, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Wolodymyr Czubatyj, Tyler Lowrey, Edward J. Spall
  • Patent number: 8344350
    Abstract: A programmable resistance memory combines multiple cells into a block that includes one or more shared electrodes. The shared electrode configuration provides additional thermal isolation for the active region of each memory cell, thereby reducing the current required to program each memory cell.
    Type: Grant
    Filed: April 25, 2011
    Date of Patent: January 1, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Wolodymyr Czubatyj, Tyler Lowrey
  • Patent number: 8344348
    Abstract: An electrical device includes a first electrode and a second electrode. A first active material is between the first electrode and second electrode. A second active material is between the first electrode and second electrode. A nonlinear electrode material is disposed between the first electrode and the second electrode. The nonlinear electrode material is electrically in series with the first electrode, the first active material, the second active material, and the second electrode. The first electrode and the first active material undergo no chemical or electrochemical reaction when current passes between the first electrode and the second electrode.
    Type: Grant
    Filed: October 2, 2008
    Date of Patent: January 1, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Guy Wicker, Wolodymyr Czubatyj