Patents Assigned to Peregrine Semiconductor Corporation
  • Publication number: 20140151704
    Abstract: Embodiments of preparing substrates for subsequent bonding with semiconductor layer are described herein. A substrate may be prepared with one or more chemicals or a sacrificial layer to limit or remove substrate contaminants and reduce substrate surface damage. Other embodiments may be described and claimed.
    Type: Application
    Filed: March 14, 2013
    Publication date: June 5, 2014
    Applicant: PEREGRINE SEMICONDUCTOR CORPORATION
    Inventor: Peregrine Semiconductor Corporation
  • Patent number: 8742502
    Abstract: A method and apparatus for use in improving linearity sensitivity of MOSFET devices having an accumulated charge sink (ACS) are disclosed. The method and apparatus are adapted to address degradation in second- and third-order intermodulation harmonic distortion at a desired range of operating voltage in devices employing an accumulated charge sink.
    Type: Grant
    Filed: October 19, 2011
    Date of Patent: June 3, 2014
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Christopher N. Brindle, Jie Deng, Alper Genc, Chieh-Kai Yang
  • Patent number: 8692609
    Abstract: Systems and methods for current sensing are described. The described systems and methods utilize a comparator for generating a current sense signal based on comparing an output current of a circuit against a reference current. The reference current is generated by using a current sourcing circuit that is connected to a controllable current source.
    Type: Grant
    Filed: February 25, 2011
    Date of Patent: April 8, 2014
    Assignee: Peregrine Semiconductor Corporation
    Inventor: Chris Olson
  • Patent number: 8686787
    Abstract: A multi-stage device for boosting an input voltage is discussed. Each stage of the device comprises a stage of a ring oscillator and a charge pump. An oscillating signal, generated by the ring oscillator within the device, drives the charge pump in each stage of the device. The charge pumps of the stages are serially connected. A final stage of the multi-stage device is adapted to provide voltage to a load circuit. The multi-stage device is applicable for generation of different bias voltages from one or more source voltages.
    Type: Grant
    Filed: May 11, 2011
    Date of Patent: April 1, 2014
    Assignee: Peregrine Semiconductor Corporation
    Inventor: James W. Swonger
  • Patent number: 8669804
    Abstract: Devices and methods for improving voltage handling and/or bi-directionality of stacks of elements when connected between terminals are described. Such devices and method include use of symmetrical compensation capacitances, symmetrical series capacitors, or symmetrical sizing of the elements of the stack.
    Type: Grant
    Filed: June 18, 2010
    Date of Patent: March 11, 2014
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Tero Tapio Ranta, Shawn Bawell, Robert W. Greene, Christopher N. Brindle, Robert Mark Englekirk
  • Publication number: 20140055194
    Abstract: A charge pump method and apparatus is described having various aspects. Noise injection from a charge pump to other circuits may be reduced by limiting both positive and negative clock transition rates, as well as by limiting drive currents within clock generator driver circuits, and also by increasing a control node AC impedance of certain transfer capacitor coupling switches. A single-phase clock may be used to control as many as all active switches within a charge pump, and capacitive coupling may simplify biasing and timing for clock signals controlling transfer capacitor coupling switches. Any combination of such aspects of the method or apparatus may be employed to quiet and/or simplify charge pump designs over a wide range of charge pump architectures.
    Type: Application
    Filed: February 18, 2013
    Publication date: February 27, 2014
    Applicant: PEREGRINE SEMICONDUCTOR CORPORATION
    Inventors: Mark L. Burgener, Dylan J. Kelly, James S. Cable
  • Publication number: 20140044216
    Abstract: Embodiments of RF switching amplifiers are described generally herein. Other embodiments may be described and claimed.
    Type: Application
    Filed: February 4, 2013
    Publication date: February 13, 2014
    Applicant: PEREGRINE SEMICONDUCTOR CORPORATION
    Inventor: Peregrine Semiconductor Corporation
  • Patent number: 8649754
    Abstract: A monolithic integrated circuit (IC), and method of manufacturing same, that includes all RF front end or transceiver elements for a portable communication device, including a power amplifier (PA), a matching, coupling and filtering network, and an antenna switch to couple the conditioned PA signal to an antenna. An output signal sensor senses at least a voltage amplitude of the signal switched by the antenna switch, and signals a PA control circuit to limit PA output power in response to excessive values of sensed output. Stacks of multiple FETs in series to operate as a switching device may be used for implementation of the RF front end, and the method and apparatus of such stacks are claimed as subcombinations. An iClass PA architecture is described that dissipatively terminates unwanted harmonics of the PA output signal.
    Type: Grant
    Filed: October 13, 2010
    Date of Patent: February 11, 2014
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Mark L. Burgener, James S. Cable
  • Patent number: 8644776
    Abstract: A power detection system is disclosed that determines a power level of a transmission signal. The power detection system includes an adjustable comparator circuit, an algorithmic state machine, and an output node. The adjustable comparator circuit receives the transmission signal and provides an adjusted transmission signal, and further compares the adjusted transmission signal to a reference signal. The algorithmic state machine iteratively adjusts the adjustable comparator circuit until the adjusted transmission signal is substantially close to the reference signal. The output node is coupled to the algorithmic state machine and provides an output signal that is responsive to the power level of the transmission signal and to the reference signal.
    Type: Grant
    Filed: August 25, 2008
    Date of Patent: February 4, 2014
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Dan Nobbe, Robert Broughton, Tero Ranta, James Swonger, R. Mark Englekirk
  • Patent number: 8638159
    Abstract: Devices and methods for improving voltage handling and/or bi-directionality of stacks of elements when connected between terminals are described. Such devices and method include use of symmetrical compensation capacitances, symmetrical series capacitors, or symmetrical sizing of the elements of the stack.
    Type: Grant
    Filed: June 18, 2010
    Date of Patent: January 28, 2014
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Tero Tapio Ranta, Shawn Bawell, Robert W. Greene, Christopher N. Brindle, Robert Mark Englekirk
  • Publication number: 20140022016
    Abstract: Biasing methods and devices for amplifiers are described. The described methods generate bias voltages proportional to the amplifier output voltage to control stress voltages across transistors used within the amplifier.
    Type: Application
    Filed: January 7, 2013
    Publication date: January 23, 2014
    Applicant: PEREGRINE SEMICONDUCTOR CORPORATION
    Inventor: Fleming Lam
  • Patent number: 8624335
    Abstract: Embodiments of electronic module metallization systems and apparatus and methods for forming same are described generally herein. Other embodiments may be described and claimed.
    Type: Grant
    Filed: September 28, 2011
    Date of Patent: January 7, 2014
    Assignee: Peregrine Semiconductor Corporation
    Inventor: Jaroslaw Adamski
  • Patent number: 8604864
    Abstract: Devices and methods for improving voltage handling and/or bi-directionality of stacks of elements when connected between terminals are described. Such devices and method include use of symmetrical compensation capacitances, symmetrical series capacitors, or symmetrical sizing of the elements of the stack.
    Type: Grant
    Filed: June 18, 2010
    Date of Patent: December 10, 2013
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Tero Tapio Ranta, Shawn Bawell, Robert W. Greene, Christopher N. Brindle, Robert Mark Englekirk
  • Patent number: 8583111
    Abstract: An RF switch circuit and method for switching RF signals that may be fabricated using common integrated circuit materials such as silicon, particularly using insulating substrate technologies. The RF switch includes switching and shunting transistor groupings to alternatively couple RF input signals to a common RF node, each controlled by a switching control voltage (SW) or its inverse (SW_), which are approximately symmetrical about ground. The transistor groupings each comprise one or more insulating gate FET transistors connected together in a “stacked” series channel configuration, which increases the breakdown voltage across the series connected transistors and improves RF switch compression. A fully integrated RF switch is described including control logic and a negative voltage generator with the RF switch elements. In one embodiment, the fully integrated RF switch includes an oscillator, a charge pump, CMOS logic circuitry, level-shifting and voltage divider circuits, and an RF buffer circuit.
    Type: Grant
    Filed: December 28, 2010
    Date of Patent: November 12, 2013
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Mark L. Burgener, James S. Cable
  • Patent number: 8559907
    Abstract: A monolithic integrated circuit (IC), and method of manufacturing same, that includes all RF front end or transceiver elements for a portable communication device, including a power amplifier (PA), a matching, coupling and filtering network, and an antenna switch to couple the conditioned PA signal to an antenna. An output signal sensor senses at least a voltage amplitude of the signal switched by the antenna switch, and signals a PA control circuit to limit PA output power in response to excessive values of sensed output. Stacks of multiple FETs in series to operate as a switching device may be used for implementation of the RF front end, and the method and apparatus of such stacks are claimed as subcombinations. An iClass PA architecture is described that dissipatively terminates unwanted harmonics of the PA output signal.
    Type: Grant
    Filed: March 5, 2012
    Date of Patent: October 15, 2013
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Mark L. Burgener, James S. Cable
  • Publication number: 20130241624
    Abstract: Dual path level shifter methods and devices are described. The described level shifter devices can comprise voltage-to-current and current-to-voltage converters.
    Type: Application
    Filed: April 22, 2013
    Publication date: September 19, 2013
    Applicant: PEREGRINE SEMICONDUCTOR CORPORATION
    Inventors: Chris Olson, Neil Calanca
  • Patent number: 8536636
    Abstract: An RF switch to controllably withstand an applied RF voltage Vsw, or a method of fabricating such a switch, which includes a string of series-connected constituent FETs with a node of the string between each pair of adjacent FETs. The method includes controlling capacitances between different nodes of the string to effectively tune the string capacitively, which will reduce the variance in the RF switch voltage distributed across each constituent FET, thereby enhancing switch breakdown voltage. Capacitances are controlled, for example, by disposing capacitive features between nodes of the string, and/or by varying design parameters of different constituent FETs. For each node, a sum of products of each significant capacitor by a proportion of Vsw appearing across it may be controlled to approximately zero.
    Type: Grant
    Filed: March 11, 2011
    Date of Patent: September 17, 2013
    Assignee: Peregrine Semiconductor Corporation
    Inventor: Robert Mark Englekirk
  • Patent number: 8502607
    Abstract: A regulator with decreased leakage and low loss for a power amplifier is described. Switching circuitry is used to connect the regulator input bias to a bias control voltage when the power amplifier is to be operated in an on condition or to a voltage generator when the power amplifier is to be operated in an off condition.
    Type: Grant
    Filed: January 18, 2011
    Date of Patent: August 6, 2013
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Jaroslaw Adamski, Daniel Losser, Vikas Sharma
  • Patent number: 8493128
    Abstract: Embodiments of radio frequency switching systems, modules, and methods with improved high frequency performance are described generally herein where the switching module may include a first switch module coupled in series to a second switch module, and a third switch module coupled between the first and the second module and ground. A controllable element of the second module may have a lower off capacitance than a controllable element of the first module. Other embodiments may be described and claimed.
    Type: Grant
    Filed: September 14, 2011
    Date of Patent: July 23, 2013
    Assignee: Peregrine Semiconductor Corporation
    Inventor: Jaroslaw Adamski
  • Patent number: 8487706
    Abstract: A power amplifier with stacked, serially connected, field effect transistors is described. DC control voltage inputs are fed to the gates of each transistor. Capacitors are coupled to the transistors. The inputs and the capacitors are controlled to minimize generation of non-linearities of each field effect transistor and/or to maximize cancellation of distortions between the field effect transistors of the power amplifier in order to improve linearity of the power amplifier output.
    Type: Grant
    Filed: January 25, 2010
    Date of Patent: July 16, 2013
    Assignee: Peregrine Semiconductor Corporation
    Inventors: Yang Edward Li, Robert Broughton, Peter Bacon, James Bonkowski