Patents Assigned to STMICROELECTRONICS (ROUSSET)
-
Patent number: 12230511Abstract: At least one semiconductor chip or die is held within at a chip retaining formation provided in a chip holding device. The chip holding device is then positioned with the at least one semiconductor chip or die arranged facing a chip attachment location in a chip mounting substrate. This positioning produces a cavity between the at least one semiconductor chip or die arranged at the chip retaining formation and the chip attachment location in the chip mounting substrate. A chip attachment material is dispensed into the cavity. Once cured, the chip attachment material attaches the at least one semiconductor chip or die onto the substrate at the chip attachment location in the chip mounting substrate.Type: GrantFiled: August 10, 2021Date of Patent: February 18, 2025Assignee: STMicroelectronics S.r.l.Inventors: Fulvio Vittorio Fontana, Marco Rovitto
-
Patent number: 12230357Abstract: The present description concerns an electronic device including: a first input configured to receive a clock signal, coupled by a first input buffer to a first circuit; and at least an output coupled by an output buffer to the first circuit, the output buffer being synchronized on first edges of the clock signal, wherein the first input buffer includes a data input coupled to the first input and is configured to maintain the value on its output constant whatever the value on its data input during a duration following each first edge of the clock signal.Type: GrantFiled: September 2, 2022Date of Patent: February 18, 2025Assignee: STMicroelectronics (Rousset) SASInventors: Francesco La Rosa, Thierry Giovinazzi
-
Publication number: 20250054528Abstract: A method of corrupting contents of a memory array includes asserting a signal at a reset node to thereby cause starving of current supply to the memory array, and selecting bit lines and complementary bit lines associated with desired columns of the memory array that contain memory cells to have their contents corrupted. For each desired column, a logic state of its bit line and complementary bit line are forced to a same logic state. Each word line associated with desired rows of the memory array that contains memory cells to have their contents corrupted is simultaneously asserted, and then simultaneously deasserted to thereby place each memory cell to have its contents corrupted into a metastable state during a single clock cycle.Type: ApplicationFiled: October 29, 2024Publication date: February 13, 2025Applicant: STMicroelectronics International N.V.Inventors: Praveen Kumar VERMA, Promod KUMAR, Harsh RAWAT
-
Publication number: 20250055447Abstract: A circuit includes a first capacitance array formed by n nominally equal capacitive elements. A first electrode of each capacitive element is coupled, via respective switches to either a reference voltage or ground. A differential amplifier has a first input coupled to an output of a first capacitance array, a second input grounded, and an output generating a voltage ramp. A capacitive feedback circuit couples the output of the differential amplifier to the first input. A second capacitance array has an output coupled to the first input of the differential amplifier. The capacitive elements of the first capacitance array are organized in sets. The circuit operates by controllably coupling, set by set, second electrodes of the capacitive elements of the first capacitance array to the first input of the differential amplifier.Type: ApplicationFiled: August 8, 2024Publication date: February 13, 2025Applicant: STMicroelectronics International N.V.Inventors: Abdessamed MEKKI, Laurent SIMONY
-
Publication number: 20250054529Abstract: A device includes an array powered between virtual supply and reference voltages, with each row having a wordline and each column having a bitline and complementary bitline. The virtual supply voltage circuit includes a first transistor configured to output the virtual supply voltage, and a second transistor configured to turn off to reduce current supplied to the array. A column driver, while the second transistor is off, drives the bitlines and complementary bitlines to opposite logic states in response to an internal clock. A row decoder asserts wordlines in response to the internal clock. Due to the reduced current supplied to the array, the bitlines remain at a logic high state and the complementary bitlines fall to a logic-low state, resetting the memory cells.Type: ApplicationFiled: October 29, 2024Publication date: February 13, 2025Applicant: STMicroelectronics International N.V.Inventors: Praveen Kumar VERMA, Promod KUMAR, Harsh RAWAT
-
Publication number: 20250053246Abstract: The present disclosure is directed to lift-up gesture detection for electronic devices. An initial lift-up gesture is detected in response to an orientation change and a lift-up motion of the device being detected. The initial lift-up gesture is validated as a true lift-up gesture in a case where a shaking motion of the device is not being detected when the initial lift-up gesture is detected. If a shaking motion of the device is detected when the initial lift-up gesture is detected, the initial lift-up gesture is rejected.Type: ApplicationFiled: August 9, 2023Publication date: February 13, 2025Applicant: STMicroelectronics International N.V.Inventors: Stefano Paolo RIVOLTA, Federico RIZZARDINI, Lorenzo BRACCO
-
Publication number: 20250054552Abstract: The present disclosure is directed to an integrated circuit that includes a non-volatile memory (NVM). The integrated circuit includes a bias generator that produces stable wordline and bitline voltages for a reliable read operation of the NVM. This disclosure is directed to low voltage memory operations of memory read, erase verify, and program verify. The present disclosure is directed to non-volatile memory circuits that can also operate at low supply voltages in digital voltage supply range.Type: ApplicationFiled: August 16, 2024Publication date: February 13, 2025Applicant: STMicroelectronics International N.V.Inventors: Vikas RANA, Neha DALAL
-
Publication number: 20250053478Abstract: A memory system includes a memory with memory blocks. A first logic circuit performs an XOR combinational logic function of a current value of a data addressing mode and of at least one bit of a first data packet including an error correction code of a data element to be written. A second data packet, generated by the first logic circuit, is stored into one of the memory blocks. A second logic circuit performs an XOR combinational logic function of at least one bit of the second packet (such as read from one of the memory blocks) and of the current value of the addressing mode. A weight of the bit of the first data packet corresponds to a weight of the at least one bit of the second read data packet.Type: ApplicationFiled: August 8, 2024Publication date: February 13, 2025Applicant: STMicroelectronics International N.V.Inventor: Raphael CLAUSS
-
Publication number: 20250056020Abstract: A method for transmission of monochrome video data of a monochromatic image, wherein three different source monochromatic pixels are encoded by a transmitting device into one compressed three-color pixel; the compressed three-color pixel are transmitted by the transmitting device. The transmitted compressed three-color pixel are received at a receiving device; and the compressed three-color pixel decoding are decoded by the receiving device into three different sink monochromatic pixels. The transmitting device acquires the three different source monochromatic pixels, extracts a single-color value from each of the three different source monochromatic pixels, and generates the compressed three-color pixel using the single-color values extracted from the three different source monochromatic pixels.Type: ApplicationFiled: August 2, 2024Publication date: February 13, 2025Applicant: STMicroelectronics International N.V.Inventors: Davide TERZI, Guy AMOR, Stefano BROVELLI, Lorenzo DE BIASI, Tomer SHKALIM
-
Patent number: 12224321Abstract: Merged-PiN-Schottky, MPS, device comprising: a substrate of SiC with a first conductivity; a drift layer of SiC with the first conductivity, on the substrate; an implanted region with a second conductivity, extending at a top surface of the drift layer to form a junction-barrier, JB, diode with the substrate; and a first electrical terminal in ohmic contact with the implanted region and in direct contact with the top surface to form a Schottky diode with the drift layer. The JB diode and the Schottky diode are alternated to each other along an axis: the JB diode has a minimum width parallel to the axis with a first value, and the Schottky diode has a maximum width parallel to the axis with a second value smaller than, or equal to, the first value. A breakdown voltage of the MPS device is greater than, or equal to, 115% of a maximum working voltage of the MPS device in an inhibition state.Type: GrantFiled: December 7, 2023Date of Patent: February 11, 2025Assignee: STMICROELECTRONICS S.r.l.Inventors: Simone Rascuná, Mario Giuseppe Saggio
-
Patent number: 12225824Abstract: A piezoelectric microelectromechanical structure is provided with a piezoelectric stack having a main extension in a horizontal plane and a variable section in a plane transverse to the horizontal plane. The stack is formed by a bottom-electrode region, a piezoelectric material region arranged on the bottom-electrode region, and a top-electrode region arranged on the piezoelectric material region. The piezoelectric material region has, as a result of the variable section, a first thickness along a vertical axis transverse to the horizontal plane at a first area, and a second thickness along the same vertical axis at a second area. The second thickness is smaller than the first thickness. The structure at the first and second areas can form piezoelectric detector and a piezoelectric actuator, respectively.Type: GrantFiled: September 27, 2021Date of Patent: February 11, 2025Assignee: STMicroelectronics S.r.l.Inventors: Domenico Giusti, Irene Martini, Davide Assanelli, Paolo Ferrarini, Carlo Luigi Prelini, Fabio Quaglia
-
Patent number: 12223321Abstract: First combinational, arithmetic, or combinational and arithmetic, operations are applied to data and an expected value, generating result bit sequences. When the value of the data corresponds to the expected value, the result bit sequences are different from each other and correspond to expected values of the result bit sequences. Second operations are applied a first memory address, a second memory address, and the result bit sequences, generating a memory address. When values of the generated result bit sequences correspond to the expected values of the result bit sequences, the generated memory address corresponds to the first memory address. When values of the generated plurality of result bit sequences do not correspond to the expected values of the result bit sequences, the generated memory address corresponds to the second memory address. A software routine starting at the generated memory address is executed.Type: GrantFiled: June 1, 2023Date of Patent: February 11, 2025Assignee: STMICROELECTRONICS S.r.l.Inventors: Matteo Bocchi, Adriano Gaibotti
-
Patent number: 12223787Abstract: A method includes performing, by a terminal with an access card, a first relay attack check for the access card in accordance with a local value associated with the terminal and a local value associated with the access card; determining, by the terminal, that the access card has passed the first relay attack check, and based thereon, performing, by the terminal with the access card, an authentication check of the access card in accordance with the local value associated with the terminal, the local value associated with the access card, and a local challenge value associated with the terminal; and determining, by the terminal, that the access card has passed the first relay attack check and the authentication check, and based thereon, validating, by the terminal, the access card.Type: GrantFiled: April 24, 2023Date of Patent: February 11, 2025Assignee: STMicroelectronics S.r.l.Inventors: Carlo Cimino, Luca Di Cosmo
-
Patent number: 12225624Abstract: An electronic device includes a modulator-demodulator circuit, a first integrated circuit for implementing a first subscriber module; and a second integrated circuit for implementing a second subscriber identification module. A data transmit-receive terminal of the first integrated circuit and a data transmit-receive terminal of the second integrated circuit are connected to a data transmit-receive terminal of the modulator-demodulator circuit. Reset terminals of the modulator-demodulator circuit and the first integrated circuit are connected so that the modulator-demodulator circuit can control deactivation of the first integrated circuit. A reset terminal of the second integrated circuit and an input/output terminal of the first integrated circuit are connected so that the first integrated circuit can control deactivation of the second integrated circuit.Type: GrantFiled: December 10, 2021Date of Patent: February 11, 2025Assignee: STMicroelectronics (Rousset) SASInventor: Yannick Degot
-
Patent number: 12224358Abstract: A Junction Barrier Schottky device includes a semiconductor body of SiC having a first conductivity. An implanted region having a second conductivity, extends into the semiconductor body from a top surface of the semiconductor body to form a junction barrier diode with the semiconductor body. An electrical terminal is in ohmic contact with the implanted region and in direct electrical contact with the top surface, laterally to the implanted region, to form a Schottky diode with the semiconductor body. The implanted region is formed by a first and a second portion electrically connected directly to each other and aligned along an alignment axis transverse to the top surface. Orthogonally to the alignment axis, the first portion has a first maximum width and the second portion has a second maximum width greater than the first maximum width.Type: GrantFiled: January 25, 2022Date of Patent: February 11, 2025Assignee: STMicroelectronics S.R.L.Inventors: Simone Rascuna′, Gabriele Bellocchi, Marco Santoro
-
Patent number: 12224251Abstract: In various embodiments, the present disclosure provides semiconductor devices, packages, and methods. In one embodiment, a device includes a die pad, a lead that is spaced apart from the die pad, and an encapsulant on the die pad and the lead. A plurality of cavities extends into at least one of the die pad or the lead to a depth from a surface of the at least one of the die pad or the lead. The depth is within a range from 0.5 ?m to 5 ?m. The encapsulant extends into the plurality of cavities. The cavities facilitate improved adhesion between the die pad or lead and the encapsulant, as the cavities increase a surface area of contact with the encapsulant, and further increase a mechanical interlock with the encapsulant, as the cavities may have a rounded or semi-spherical shape.Type: GrantFiled: December 6, 2023Date of Patent: February 11, 2025Assignee: STMicroelectronics, Inc.Inventor: Ian Harvey Arellano
-
Patent number: 12224302Abstract: The present disclosure relates to an image sensor that includes first and second pixels. One or more transistors of the first pixel share an active region with one or more transistors of the second pixel.Type: GrantFiled: April 29, 2020Date of Patent: February 11, 2025Assignees: STMICROELECTRONICS (RESEARCH & DEVELOPMENT) LIMITED, STMicroelectronics (Crolles 2) SASInventors: Jeff M. Raynor, Frederic Lalanne, Pierre Malinge
-
Patent number: 12224754Abstract: A circuit includes frequency multiplier circuitry having input nodes configured to receive an input signal and an anti-phase version thereof, the input signal having a first frequency value, wherein the frequency multiplier circuitry is configured to produce a current signal at a second frequency value that is an even multiple of the first frequency value and a transformer including a primary side and a secondary side, wherein the primary side comprises a primary inductance coupled to the frequency multiplier circuitry to receive the current signal therefrom, wherein the secondary side is configured to provide a frequency multiplied voltage signal, and wherein the frequency multiplier circuitry and the transformer are cascaded between at least one first node and a second node, the at least one first node and the second node couplable to a supply node and ground.Type: GrantFiled: June 10, 2022Date of Patent: February 11, 2025Assignee: STMICROELECTRONICS S.R.L.Inventors: Giuseppe Papotto, Andrea Cavarra, Giuseppe Palmisano
-
Patent number: 12223218Abstract: A method includes receiving, at a master agent, announcements from candidate consumer agents indicating the presence of the candidate consumer agents. Each announcement includes display parameters for a display of the corresponding candidate consumer agent. The method further includes receiving at the master agent content parameters from a producer agent, the content parameters defining characteristics of content to be provided by the consumer agent. A mosaic screen is configured based on the received announcements and the content parameters. This configuring of the mosaic screen includes selecting ones of the consumer agents for which an announcement was received and generating content distribution parameters based on the content parameters and the display parameters of the selected ones of the consumer agents. The generated content distribution parameters are provided to the consumer agent.Type: GrantFiled: December 7, 2022Date of Patent: February 11, 2025Assignees: STMICROELECTRONICS, INC., STMICROELECTRONICS INTERNATIONAL N.V.Inventors: Benedetto Vigna, Mahesh Chowdhary, Matteo Dameno
-
Patent number: 12222492Abstract: A microelectromechanical device includes a fixed structure having a frame defining a cavity, a tiltable structure elastically suspended above the cavity with main extension in a horizontal plane, a piezoelectrically driven actuation structure which can be biased to cause a desired rotation of the tiltable structure about a first and second rotation axes, and a supporting structure integral with the fixed structure and extending in the cavity starting from the frame. Lever elements are elastically coupled to the tiltable structure at a first end by elastic suspension elements and to the supporting structure at a second end by elastic connecting elements which define a lever rotation axis. The lever elements are elastically coupled to the actuation structure so that their biasing causes the desired rotation of the tiltable structure about the first and second rotation axes.Type: GrantFiled: September 28, 2021Date of Patent: February 11, 2025Assignee: STMicroelectronics S.r.l.Inventors: Nicolo' Boni, Roberto Carminati, Massimiliano Merli