Patents Examined by Fernando N Hidalgo
-
Patent number: 8009501Abstract: This storage apparatus includes an access history storage unit for storing, when there is a write request for writing data into the data storage unit or a read request for reading data stored in the data storage unit, history of the write request or read request as access history, an operational information storage unit for storing operational information showing whether the data storage unit is operating, an access prediction unit for predicting whether the data storage unit will be accessed based on the access history, and an operational control unit for performing operational control of pre-starting the data storage unit when the data storage unit is shut off and the access prediction unit predicts that the data storage unit will be accessed, or stopping the data storage unit when the data storage unit is operating and the access prediction unit predicts that the data storage unit will not be accessed.Type: GrantFiled: January 16, 2008Date of Patent: August 30, 2011Assignee: Hitachi, Ltd.Inventors: Masao Sugiki, Chiaki Shoujima
-
Patent number: 8000158Abstract: A semiconductor memory device includes a plurality of memory cell matrixes each of which contains plural memory cell arrays whose number is lager than 2n and smaller than 2n+1, n being a natural number. The semiconductor memory device includes normal memory cell arrays including 2m numbers of memory cell arrays of the plurality of memory cell matrixes, m being a bit of addresses, wherein a data access operation is performed on normal memory cells in the normal memory cell arrays as normal word lines corresponding to the normal memory cells are activated in response to the addresses, and additional redundancy memory cell arrays in the plurality of memory cell matrixes, wherein repair-expected memory cells in the normal memory cell arrays are replaced with the additional redundancy memory cell arrays as redundancy word lines corresponding to the additional redundancy memory cells are activated in response to the addresses corresponding to the repair-expected memory cells.Type: GrantFiled: June 24, 2009Date of Patent: August 16, 2011Assignee: Hynix Semiconductor Inc.Inventor: Joong-Ho Lee
-
Patent number: 7995413Abstract: A memory device is a provided that includes memory cells situated at the intersection of lines and columns, and a dummy path including a first dummy column having two bit lines to which there are connected dummy memory cells, and a circuit adapted to select at least one of the dummy memory cells to discharge one of the dummy bit lines. The dummy path also includes at least one second dummy column adapted to generate a dummy leakage current (representing a leakage current of a column of the memory device selected in read mode), and a circuit adapted to copy the dummy leakage current to the one dummy bit line, so that the discharge of the one dummy bit line also depends on the dummy leakage current.Type: GrantFiled: April 2, 2008Date of Patent: August 9, 2011Assignee: STMicroelectronics S.A.Inventors: Franck Genevaux, Alban Forichon
-
Patent number: 7990796Abstract: A method for conserving power in a device. The method generally includes the steps of (A) generating a polarity signal by analyzing a current one of a plurality of data items having a plurality of data bits, the polarity signal having an inversion bit indicating that the current data item is to be stored in one of (i) an inverted condition and (ii) a non-inverted condition relative to a normal condition such that a majority of the data bits have a first logic state, wherein reading one of the data bits having the first logic state consumes less power than reading one of the data bits having a second logic state, (B) selectively either (i) inverting the current data item or (ii) not inverting current the data item based on the inversion bit and (C) storing the current data item in a plurality of single-ended bit cells in the device.Type: GrantFiled: February 28, 2008Date of Patent: August 2, 2011Assignee: LSI CorporationInventor: Jeffrey S. Brown
-
Patent number: 7990800Abstract: The present invention provides a circuit for controlling a column-command address corresponding to a specific column of a DRAM array. The circuit includes a control unit and a FIFO register. The control unit determines a period number, and synchronously produces an input pointer and an output pointer, wherein the output pointer is lagged behind the input pointer by the period number. The FIFO register utilizes the input pointer to store the column-command address, and utilizes the output pointer to output the column-command address.Type: GrantFiled: April 2, 2009Date of Patent: August 2, 2011Assignee: Nanya Technology Corp.Inventor: Yu-Wen Huang
-
Patent number: 7990772Abstract: Some embodiments include methods and devices having a module and memory cells. The module is configured to reduce the amount of electrons in the sources and drains of the memory cells during a programming operation.Type: GrantFiled: March 11, 2009Date of Patent: August 2, 2011Assignee: Micron Technology Inc.Inventors: Prashant S. Damle, Krishna Parat, Alessandro Torsi, Carlo Musilli, Kalpana Vakati, Akira Goda
-
Patent number: 7990797Abstract: A device includes: non-volatile memory; a controller in communication with the non-volatile memory, wherein the controller is programmed to move data from a volatile memory to the non-volatile memory upon a loss of power of a primary power source of the volatile memory; and a backup power supply providing temporary power to the controller and the volatile memory upon the loss of power of the primary power source, including: a capacitor bank with an output terminal; a connection to a voltage source that charges the capacitor bank to a normal operating voltage; and a state-of-health monitor that is programmed to generate a failure signal based on a voltage at the output terminal of the capacitor bank.Type: GrantFiled: February 11, 2009Date of Patent: August 2, 2011Assignee: STEC, Inc.Inventors: Mark Moshayedi, Douglas Finke
-
Patent number: 7990760Abstract: A semiconductor memory device comprises a cell array having a plurality of SRAM cells arranged in a bit line direction and a word line direction orthogonal to said bit line direction in a matrix; and a peripheral circuit arranged adjacent to the cell array in the bit line direction. The cell array includes first P-well regions and first N-well regions shaped in stripes extending in the bit line direction and arranged alternately in the word line direction. The SRAM cell is formed point-symmetrically in the first P-well region and the first N-well regions located on both sides thereof. The peripheral circuit includes second P-well regions and second N-well regions extending in the bit line direction and arranged alternately in the word line direction.Type: GrantFiled: June 6, 2008Date of Patent: August 2, 2011Assignee: Kabushiki Kaisha ToshibaInventor: Guo Fukano
-
Patent number: 7986568Abstract: Systems and methods, including computer software for performing operations enable interleaving of charging operations in a charging pump. A first charge pump is charged to a predetermined level, and a first operation is performed using a charge stored in the first charge pump after it reaches the predetermined level. A second charge pump is charged during a time that overlaps with performing the first operation. A second operation is performed using a charge stored in the second charge pump as a result of charging the second charge pump.Type: GrantFiled: July 28, 2009Date of Patent: July 26, 2011Assignee: Apple Inc.Inventor: Michael J. Cornwell
-
Patent number: 7983107Abstract: A memory device for use with a primary power source and a backup power source, includes: volatile memory; an interface for connecting to a backup power source; a plurality of ports, each of which is for receiving a different corresponding non-volatile memory chip; a plurality of interfaces, each of which is for communicating through a different corresponding one of the plurality of ports with any non-volatile memory connected to that port; a controller that is programmed to activate a selectable set of the plurality of interfaces depending on which ports are to receive non-volatile memory chips, wherein said controller is also programmed to react to a loss of power from the primary power source by moving data from the volatile memory through the selected interfaces to whatever non-volatile memory is connected to the selectable set of interfaces.Type: GrantFiled: February 11, 2009Date of Patent: July 19, 2011Assignee: STEC, Inc.Inventors: Mark Moshayedi, Douglas Finke
-
Patent number: 7978518Abstract: Each memory cell string in a generic NAND flash cell block connects to a Common Source Line (CLS). A value for applying to the CSL is centrally generated and distributed to a local switch logic unit corresponding to each NAND flash cell block. For source-line page programming, the distribution line may be called a Global Common Source Line (GCSL). In an array of NAND flash cell blocks, only one NAND flash cell block is selected at a time for programming. To reduce power consumption, only the selected NAND flash cell block receives a value on the CSL that is indicative of the value on the GCSL. Additionally, the CSLs of non-selected NAND flash cell blocks may be disabled through an active connection to ground.Type: GrantFiled: December 17, 2008Date of Patent: July 12, 2011Assignee: Mosaid Technologies IncorporatedInventors: Hong-Beom Pyeon, Jin-Ki Kim
-
Patent number: 7978545Abstract: A semiconductor integrated circuit has a central processing unit and a rewritable nonvolatile memory area disposed in an address space of the central processing unit. The nonvolatile memory area has a first nonvolatile memory area and a second nonvolatile memory area, which memorize information depending on the difference of threshold voltages. The first nonvolatile memory area has the maximum variation width of a threshold voltage for memorizing information set larger than that of the second nonvolatile memory area. When the maximum variation width of the threshold voltage for memorizing information is larger, since stress to a memory cell owing to a rewrite operation of memory information becomes larger, it is inferior in a point of guaranteeing the number of times of rewrite operation; however, since a read current becomes larger, a read speed of memory information can be expedited.Type: GrantFiled: May 6, 2010Date of Patent: July 12, 2011Assignee: Renesas Electronics CorporationInventors: Yutaka Shinagawa, Takeshi Kataoka, Eiichi Ishikawa, Toshihiro Tanaka, Kazumasa Yanagisawa, Kazufumi Suzukawa
-
Patent number: 7978544Abstract: Techniques for providing a unified view of a domain model to a user are described herein. In one embodiment, in response to a first search query received from a client via a first search mechanism (e.g., outside of the relational DB) for a list of persistent objects representing data entries of a relational database, it is determined whether the persistent objects have been accessed via a second search query via a second search mechanism based on an object identifier of the persistent object. If the requested persistent object has been accessed via a second search query, an identical instance of the persistent object is returned to the client as a result of the first search query. Other methods and apparatuses are also described.Type: GrantFiled: March 1, 2010Date of Patent: July 12, 2011Assignee: Red Hat, Inc.Inventor: Emmanuel Bernard
-
Patent number: 7978508Abstract: A method of programming a phase-change material. The method includes providing a transformation pulse to the phase-change material, where the transformation pulse includes a programming waveform and a conditioning waveform. The programming waveform provides sufficient energy to alter the structural state of the phase-change material. In one embodiment, the programming waveform alters the volume fractions of crystalline and amorphous phase regions within the phase-change material. The conditioning waveform provides sufficient energy to heat the phase-change material to a temperature above the ambient temperature but below the crystallization temperature of the phase-change material. The method programs the phase-change material to a state that exhibits a reduced time variation of resistance.Type: GrantFiled: January 20, 2009Date of Patent: July 12, 2011Assignee: Ovonyx, Inc.Inventor: Wolodymyr Czubatyj
-
Patent number: 7974132Abstract: A system and method, including software implemented techniques, can be used to adjust for sag in stored data values. Charge is applied to multiple memory cells, and each memory cell is charged to a target voltage corresponding to a data value. The memory cells include a reference cell that is charged to a predetermined voltage. A voltage level in the reference cell is detected, and voltage levels from a group of memory cells are also detected. An adjustment is performed based upon the difference between the detected voltage level in the reference cell and the predetermined voltage.Type: GrantFiled: September 30, 2009Date of Patent: July 5, 2011Assignee: Apple Inc.Inventors: Michael J. Cornwell, Christopher P. Dudte
-
Patent number: 7974131Abstract: A nonvolatile memory wherein remaining lifetimes of memory cells can be accurately determined is provided, the nonvolatile memory includes: plural memory cell groups, assigned with respective addresses, arranged for respective words and used for storing one word of data; plural dummy cell groups also assigned the respective addresses and having different ranks of rewriting lifetimes; a writing circuit which, when writing data into a memory cell group having a given address, also writes the data into a dummy cell group having the same address at the same time; a lifetime recognizing circuit which recognizes an estimated number of past writing times by determining whether each dummy cell group can be successfully accessed; and a control section which controls operations of the memory cell groups and the dummy cell groups in response to an externally given command.Type: GrantFiled: March 6, 2009Date of Patent: July 5, 2011Assignee: Fujitsu LimitedInventor: Masahiro Ise
-
Patent number: 7969776Abstract: Disclosed are methods and devices, among which is a device that includes a first semiconductor fin having a first gate, a second semiconductor fin adjacent the first semiconductor fin and having a second gate, and a third gate extending between the first semiconductor fin and the second semiconductor fin. In some embodiments, the third gate may not be electrically connected to the first gate or the second gate.Type: GrantFiled: April 3, 2008Date of Patent: June 28, 2011Assignee: Micron Technology, Inc.Inventor: Werner Juengling
-
Patent number: 7969768Abstract: A magnetic random access memory of an aspect of the present invention including a magnetoresistive effect element having a fixed layer whose magnetization direction is fixed, a recording layer whose magnetization direction is reversible, and a non-magnetic layer provided between the fixed and recording layers, wherein the magnetization directions of the fixed and recording layers are in a parallel state or in an anti-parallel state depending on a direction of a current flowing between the fixed and recording layers, a first transistor having a gate and a first current path having one end connected to the fixed layer, a second transistor having a gate and a second current path having one end connected to the recording layer, a first bit line to which other end of the first current path is connected, and a second bit line to which other end of the second current path is connected.Type: GrantFiled: November 30, 2009Date of Patent: June 28, 2011Assignee: Kabushiki Kaisha ToshibaInventors: Ryousuke Takizawa, Kenji Tsuchida
-
Patent number: 7965544Abstract: An inadvertent write can be prevented when a read is performed. The duration of the write current pulse for writing information in the magnetic memory layer is longer than the duration of the read current pulse for reading the information from the magnetic memory layer.Type: GrantFiled: July 27, 2010Date of Patent: June 21, 2011Assignee: Kabushiki Kaisha ToshibaInventors: Eiji Kitagawa, Masatoshi Yoshikawa, Tatsuya Kishi, Hiroaki Yoda
-
Patent number: 7965556Abstract: A nonvolatile semiconductor memory includes: a first semiconductor chip on which a first memory in mounted; a second semiconductor chip on which a second memory is mounted; wherein in the second memory which is a destination for copying, a read enable operation is performed after booting up a command which makes the read enable operation recognize as a write enable operation, and a data of the first memory, which is a source of the copy, is copied to the second memory.Type: GrantFiled: May 27, 2010Date of Patent: June 21, 2011Assignee: Kabushiki Kaisha ToshibaInventors: Norihiro Fujita, Hiroyuki Nagashima, Hiroshi Nakamura