Patents by Inventor Aaron A. Budrevich

Aaron A. Budrevich has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9583487
    Abstract: Semiconductor devices having metallic source and drain regions are described. For example, a semiconductor device includes a gate electrode stack disposed above a semiconducting channel region of a substrate. Metallic source and drain regions are disposed above the substrate, on either side of the semiconducting channel region. Each of the metallic source and drain regions has a profile. A first semiconducting out-diffusion region is disposed in the substrate, between the semiconducting channel region and the metallic source region, and conformal with the profile of the metallic source region. A second semiconducting out-diffusion region is disposed in the substrate, between the semiconducting channel region and the metallic drain region, and conformal with the profile of the metallic drain region.
    Type: Grant
    Filed: December 19, 2011
    Date of Patent: February 28, 2017
    Assignee: Intel Corporation
    Inventors: Martin D. Giles, Annalisa Cappellani, Sanaz Kabehie, Rafael Rios, Cory E. Weber, Aaron A. Budrevich
  • Publication number: 20170047401
    Abstract: Semiconductor device stacks and devices made there from having Ge-rich device layers. A Ge-rich device layer is disposed above a substrate, with a p-type doped Ge etch suppression layer (e.g., p-type SiGe) disposed there between to suppress etch of the Ge-rich device layer during removal of a sacrificial semiconductor layer richer in Si than the device layer. Rates of dissolution of Ge in wet etchants, such as aqueous hydroxide chemistries, may be dramatically decreased with the introduction of a buried p-type doped semiconductor layer into a semiconductor film stack, improving selectivity of etchant to the Ge-rich device layers.
    Type: Application
    Filed: October 25, 2016
    Publication date: February 16, 2017
    Inventors: Willy Rachmady, Van H. LE, Ravi PILLARISETTY, Jessica S. KACHIAN, Marc C. FRENCH, Aaron A. BUDREVICH
  • Patent number: 9490329
    Abstract: Semiconductor device stacks and devices made there from having Ge-rich device layers. A Ge-rich device layer is disposed above a substrate, with a p-type doped Ge etch suppression layer (e.g., p-type SiGe) disposed there between to suppress etch of the Ge-rich device layer during removal of a sacrificial semiconductor layer richer in Si than the device layer. Rates of dissolution of Ge in wet etchants, such as aqueous hydroxide chemistries, may be dramatically decreased with the introduction of a buried p-type doped semiconductor layer into a semiconductor film stack, improving selectivity of etchant to the Ge-rich device layers.
    Type: Grant
    Filed: October 13, 2015
    Date of Patent: November 8, 2016
    Assignee: Intel Corporation
    Inventors: Willy Rachmady, Van H. Le, Ravi Pillarisetty, Jessica S. Kachian, Marc C. French, Aaron A. Budrevich
  • Publication number: 20160049476
    Abstract: Semiconductor device stacks and devices made there from having Ge-rich device layers. A Ge-rich device layer is disposed above a substrate, with a p-type doped Ge etch suppression layer (e.g., p-type SiGe) disposed there between to suppress etch of the Ge-rich device layer during removal of a sacrificial semiconductor layer richer in Si than the device layer. Rates of dissolution of Ge in wet etchants, such as aqueous hydroxide chemistries, may be dramatically decreased with the introduction of a buried p-type doped semiconductor layer into a semiconductor film stack, improving selectivity of etchant to the Ge-rich device layers.
    Type: Application
    Filed: October 13, 2015
    Publication date: February 18, 2016
    Inventors: Willy Rachmady, Van H. Le, Ravi Pillarisetty, Jessica S. Kachian, Marc C. French, Aaron A. Budrevich
  • Patent number: 9159787
    Abstract: Semiconductor device stacks and devices made there from having Ge-rich device layers. A Ge-rich device layer is disposed above a substrate, with a p-type doped Ge etch suppression layer (e.g., p-type SiGe) disposed there between to suppress etch of the Ge-rich device layer during removal of a sacrificial semiconductor layer richer in Si than the device layer. Rates of dissolution of Ge in wet etchants, such as aqueous hydroxide chemistries, may be dramatically decreased with the introduction of a buried p-type doped semiconductor layer into a semiconductor film stack, improving selectivity of etchant to the Ge-rich device layers.
    Type: Grant
    Filed: June 10, 2014
    Date of Patent: October 13, 2015
    Assignee: Intel Corporation
    Inventors: Willy Rachmady, Van H. Le, Ravi Pillarisetty, Jessica S. Kachian, Marc C. French, Aaron A. Budrevich
  • Publication number: 20140291772
    Abstract: Semiconductor device stacks and devices made there from having Ge-rich device layers. A Ge-rich device layer is disposed above a substrate, with a p-type doped Ge etch suppression layer (e.g., p-type SiGe) disposed there between to suppress etch of the Ge-rich device layer during removal of a sacrificial semiconductor layer richer in Si than the device layer. Rates of dissolution of Ge in wet etchants, such as aqueous hydroxide chemistries, may be dramatically decreased with the introduction of a buried p-type doped semiconductor layer into a semiconductor film stack, improving selectivity of etchant to the Ge-rich device layers.
    Type: Application
    Filed: June 10, 2014
    Publication date: October 2, 2014
    Inventors: Willy RACHMADY, Van H. Le, Ravi Pillarisetty, Jessica S. Kachian, Marc C. French, Aaron A. Budrevich
  • Publication number: 20140167108
    Abstract: Semiconductor device stacks and devices made there from having Ge-rich device layers. A Ge-rich device layer is disposed above a substrate, with a p-type doped Ge etch suppression layer (e.g., p-type SiGe) disposed there between to suppress etch of the Ge-rich device layer during removal of a sacrificial semiconductor layer richer in Si than the device layer. Rates of dissolution of Ge in wet etchants, such as aqueous hydroxide chemistries, may be dramatically decreased with the introduction of a buried p-type doped semiconductor layer into a semiconductor film stack, improving selectivity of etchant to the Ge-rich device layers.
    Type: Application
    Filed: December 17, 2012
    Publication date: June 19, 2014
    Inventors: Willy RACHMADY, Van H. LE, Ravi PILLARISETTY, Jessica S. KACHIAN, Marc C. FRENCH, Aaron A. BUDREVICH
  • Patent number: 8748940
    Abstract: Semiconductor device stacks and devices made there from having Ge-rich device layers. A Ge-rich device layer is disposed above a substrate, with a p-type doped Ge etch suppression layer (e.g., p-type SiGe) disposed there between to suppress etch of the Ge-rich device layer during removal of a sacrificial semiconductor layer richer in Si than the device layer. Rates of dissolution of Ge in wet etchants, such as aqueous hydroxide chemistries, may be dramatically decreased with the introduction of a buried p-type doped semiconductor layer into a semiconductor film stack, improving selectivity of etchant to the Ge-rich device layers.
    Type: Grant
    Filed: December 17, 2012
    Date of Patent: June 10, 2014
    Assignee: Intel Corporation
    Inventors: Willy Rachmady, Van H. Le, Ravi Pillarisetty, Jessica S. Kachian, Marc C. French, Aaron A. Budrevich
  • Publication number: 20140035059
    Abstract: Semiconductor devices having metallic source and drain regions are described. For example, a semiconductor device includes a gate electrode stack disposed above a semiconducting channel region of a substrate. Metallic source and drain regions are disposed above the substrate, on either side of the semiconducting channel region. Each of the metallic source and drain regions has a profile. A first semiconducting out-diffusion region is disposed in the substrate, between the semiconducting channel region and the metallic source region, and conformal with the profile of the metallic source region. A second semiconducting out-diffusion region is disposed in the substrate, between the semiconducting channel region and the metallic drain region, and conformal with the profile of the metallic drain region.
    Type: Application
    Filed: December 19, 2011
    Publication date: February 6, 2014
    Inventors: Martin D. Giles, Annalisa Cappellani, Sanaz Kabehie, Rafael Rios, Cory E. Weber, Aaron A. Budrevich
  • Patent number: 8394694
    Abstract: A method for improving the reliability of a high-k gate dielectric layer comprises incorporating a noble metal into a transistor gate stack that contains the high-k gate dielectric layer and annealing the transistor gate stack in a molecular hydrogen or deuterium containing atmosphere. The annealing process drives at least a portion of the molecular hydrogen or deuterium toward the high-k gate dielectric layer. When the molecular hydrogen or deuterium contacts the noble metal, it is converted into atomic hydrogen or deuterium that is able to treat the high-k gate dielectric layer and improve its reliability.
    Type: Grant
    Filed: March 19, 2007
    Date of Patent: March 12, 2013
    Assignee: Intel Corporation
    Inventors: Adrien R. Lavoie, Aaron A. Budrevich, Ashutosh Ashutosh, Huicheng Chang
  • Publication number: 20120286372
    Abstract: A method for improving the reliability of a high-k gate dielectric layer comprises incorporating a noble metal into a transistor gate stack that contains the high-k gate dielectric layer and annealing the transistor gate stack in a molecular hydrogen or deuterium containing atmosphere. The annealing process drives at least a portion of the molecular hydrogen or deuterium toward the high-k gate dielectric layer. When the molecular hydrogen or deuterium contacts the noble metal, it is converted into atomic hydrogen or deuterium that is able to treat the high-k gate dielectric layer and improve its reliability.
    Type: Application
    Filed: March 19, 2007
    Publication date: November 15, 2012
    Inventors: Adrien R. Lavoie, Aaron A. Budrevich, Ashutosh Ashutosh, Huicheng Chang
  • Patent number: 8258627
    Abstract: A plurality of metal interconnects incorporating a Group II element alloy for protecting the metal interconnects and methods to form and incorporate the Group II element alloy are described. In one embodiment, a Group II element alloy is used as a seed layer, or a portion thereof, which decreases the line resistance and increases the mechanical strength of a metal interconnect. In another embodiment, a Group II element alloy is used to form a barrier layer, which, in addition to decreasing the line resistance and increasing the mechanical integrity, also increases the chemical integrity of a metal interconnect.
    Type: Grant
    Filed: June 18, 2010
    Date of Patent: September 4, 2012
    Assignee: Intel Corporation
    Inventors: Aaron A. Budrevich, Adrien R. Lavoie
  • Patent number: 8222746
    Abstract: Noble metal barrier layers are disclosed. In one aspect, an apparatus may include a substrate, a dielectric layer over the substrate, and an interconnect structure within the dielectric layer. The interconnect structure may have a bulk metal and a barrier layer. The barrier layer may be disposed between the bulk metal and the dielectric layer. The barrier layer may include one or more metals selected from iridium, platinum, palladium, rhodium, osmium, gold, silver, rhenium, ruthenium, tungsten, and nickel.
    Type: Grant
    Filed: September 28, 2006
    Date of Patent: July 17, 2012
    Assignee: Intel Corporation
    Inventors: Adrien R. Lavoie, Juan E. Dominguez, Aaron A. Budrevich
  • Patent number: 7842983
    Abstract: A device is annealed in a deuterium atmosphere. Deuterium penetrates the device to a boundary, which is passivated by the deuterium.
    Type: Grant
    Filed: June 26, 2008
    Date of Patent: November 30, 2010
    Assignee: Intel Corporation
    Inventors: Ashutosh Ashutosh, Huicheng Chang, Adrien R. Lavoie, Aaron A. Budrevich
  • Publication number: 20100252929
    Abstract: A plurality of metal interconnects incorporating a Group II element alloy for protecting the metal interconnects and methods to form and incorporate the Group II element alloy are described. In one embodiment, a Group II element alloy is used as a seed layer, or a portion thereof, which decreases the line resistance and increases the mechanical strength of a metal interconnect. In another embodiment, a Group II element alloy is used to form a barrier layer, which, in addition to decreasing the line resistance and increasing the mechanical integrity, also increases the chemical integrity of a metal interconnect.
    Type: Application
    Filed: June 18, 2010
    Publication date: October 7, 2010
    Inventors: Aaron A. Budrevich, Adrien R. Lavoie
  • Patent number: 7790536
    Abstract: A device grade III-V quantum well structure and method of manufacture is described. Embodiments of the present invention enable III-V InSb quantum well device layers with defect densities below 1×108cm?2 to be formed. In an embodiment of the present invention, a delta doped layer is disposed on a dopant segregation barrier in order to confine delta dopant within the delta doped layer and suppress delta dopant surface segregation.
    Type: Grant
    Filed: August 10, 2009
    Date of Patent: September 7, 2010
    Assignee: Intel Corporation
    Inventors: Mantu K. Hudait, Aaron A. Budrevich, Dmitri Loubychev, Jack T. Kavalieros, Suman Datta, Joel M. Fastenau, Amy W. K. Liu
  • Patent number: 7759241
    Abstract: A plurality of metal interconnects incorporating a Group II element alloy for protecting the metal interconnects and method to form and incorporate the Group II element alloy are described. In one embodiment, a Group II element alloy is used as a seed layer, or a portion thereof, which decreases the line resistance and increases the mechanical strength of a metal interconnect. In another embodiment, a Group II element alloy is used to form a barrier layer, which, in addition to decreasing the line resistance and increasing the mechanical integrity, also increases the chemical integrity of a metal interconnect.
    Type: Grant
    Filed: September 15, 2006
    Date of Patent: July 20, 2010
    Assignee: Intel Corporation
    Inventors: Aaron A. Budrevich, Adrien R. Lavoie
  • Publication number: 20100148153
    Abstract: A group III-V material device has a delta-doped region below a channel region. This may improve the performance of the device by reducing the distance between the gate and the channel region.
    Type: Application
    Filed: December 16, 2008
    Publication date: June 17, 2010
    Inventors: Mantu K. Hudait, Peter G. Tolchinsky, Robert S. Chau, Marko Radosavljevic, Ravi Pillarisetty, Aaron A. Budrevich
  • Publication number: 20090321855
    Abstract: A device is annealed in a deuterium atmosphere. Deuterium penetrates the device to a boundary, which is passivated by the deuterium.
    Type: Application
    Filed: June 26, 2008
    Publication date: December 31, 2009
    Inventors: Ashutosh Ashutosh, Huicheng Chang, Adrien R. Lavoie, Aaron A. Budrevich
  • Publication number: 20090298266
    Abstract: A device grade III-V quantum well structure and method of manufacture is described. Embodiments of the present invention enable III-V InSb quantum well device layers with defect densities below 1×108 cm?2 to be formed. In an embodiment of the present invention, a delta doped layer is disposed on a dopant segregation barrier in order to confine delta dopant within the delta doped layer and suppress delta dopant surface segregation.
    Type: Application
    Filed: August 10, 2009
    Publication date: December 3, 2009
    Inventors: Mantu K. Hudait, Aaron A. Budrevich, Dmitri Loubychev, Jack T. Kavalieros, Suman Datta, Joel M. Fastenau, Amy W. Liu