Patents by Inventor Abhishek Bandyopadhyay

Abhishek Bandyopadhyay has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11916707
    Abstract: Systems and methods are provided for architectures for an analog feedback class D modulator that increase the power efficiency of the class D modulator. In particular, systems and methods are provided for an analog feedback class D modulator having a digital feed-forward loop. The digital feed-forward loop allows for removal of signal content from an input to an analog-to-digital converter, such that the ADC processes just noise and/or error. Using the techniques discussed herein, the loop filter is low power as it processes error content but not signal content.
    Type: Grant
    Filed: March 23, 2022
    Date of Patent: February 27, 2024
    Assignee: Analog Devices International Unlimited Company
    Inventors: Abhishek Bandyopadhyay, Atsushi Matamura
  • Patent number: 11863205
    Abstract: An apparatus comprises a sigma-delta analog-to-digital converter (ADC) circuit configured to convert an analog input signal to a digital value. The sigma-delta ADC circuit includes a loop filter circuit including at least one loop filter amplifier, a flash ADC circuit including multiple comparators, and a bias control circuit configured to change a biasing of the at least one loop filter amplifier according to outputs of the multiple comparators of the flash ADC circuit.
    Type: Grant
    Filed: November 30, 2021
    Date of Patent: January 2, 2024
    Assignee: Analog Devices International Unlimited Company
    Inventors: Abhishek Bandyopadhyay, Kaibo Miao, Langyuan Wang
  • Patent number: 11757466
    Abstract: Systems and methods for improving the efficiency of a rotational dynamic element matching (DEM) for Delta Sigma converters. In some implementations, the systems and methods are provided for reducing intersymbol interference (ISI) of a Delta Sigma converter. A delta sigma converter architecture can include multiple I-DACs, and the output from each I-DAC can vary from the other l-DACs. Techniques include decreasing mismatch among multiple l-DACs while improving efficiency of rotational dynamic element matching.
    Type: Grant
    Filed: August 6, 2021
    Date of Patent: September 12, 2023
    Assignee: Analog Devices, Inc.
    Inventors: Abhishek Bandyopadhyay, Preston S. Birdsong, Adam R. Spirer
  • Patent number: 11683018
    Abstract: An amplifier circuit comprises a first amplifier circuit stage including input devices connected to inputs of the amplifier circuit, a second amplifier circuit stage coupled to the first amplifier stage, a common mode extraction circuit configured to extract a DC common mode voltage of the first amplifier stage, and a bias circuit configured to bias one or more output devices of the second amplifier circuit stage using the DC common mode voltage.
    Type: Grant
    Filed: September 17, 2021
    Date of Patent: June 20, 2023
    Assignee: Analog Devices International Unlimited Company
    Inventors: Mayank Devam, Venkata Aruna Srikanth Nittala, Abhishek Bandyopadhyay
  • Publication number: 20230179224
    Abstract: An apparatus comprises a sigma-delta analog-to-digital converter (ADC) circuit configured to convert an analog input signal to a digital value. The sigma-delta ADC circuit includes a loop filter circuit including at least one loop filter amplifier, a flash ADC circuit including multiple comparators, and a bias control circuit configured to change a biasing of the at least one loop filter amplifier according to outputs of the multiple comparators of the flash ADC circuit.
    Type: Application
    Filed: November 30, 2021
    Publication date: June 8, 2023
    Inventors: Abhishek Bandyopadhyay, Kaibo Miao, Langyuan Wang
  • Patent number: 11658678
    Abstract: Systems and methods for improving noise efficiency in a Delta Sigma modulator. A bypass scheme for a noise splitter is disclosed that reduces toggling activity for small signals. In particular, a sample-by-sample bypass noise splitter is disclosed that includes a noise splitting module and a bypass line. The bypass line bypasses the noise splitting module when signals are below a selected threshold, increasing efficiency of the system.
    Type: Grant
    Filed: August 6, 2021
    Date of Patent: May 23, 2023
    Assignee: Analog Devices, Inc.
    Inventors: Abhishek Bandyopadhyay, Preston S. Birdsong, Adam R. Spirer
  • Patent number: 11626885
    Abstract: An excess loop delay compensation (ELDC) technique for use with a successive approximation register (SAR) based quantizer in a continuous time delta-sigma ADC is described. The techniques can efficiently program and calibrate the ELD gain in ELD compensation SAR quantizers. An ELDC circuit can include a charge pump having a digitally programmable capacitance to adjust a gain, such as the gain of the ELDC digital-to-analog converter (DAC) or the gain of the SAR DAC.
    Type: Grant
    Filed: November 30, 2021
    Date of Patent: April 11, 2023
    Assignee: ANALOG DEVICES, INC.
    Inventors: Shaolong Liu, Daniel Peter Canniff, Abhishek Bandyopadhyay, Akira Shikata
  • Patent number: 11621722
    Abstract: The number of bits in the quantizer can be decoupled from the number of bits in the feedback digital-to-analog converter (DAC) A delta-sigma analog-to-digital converter circuit can include a first quantizer to generate an output having a first number of bits and a second quantizer coupled to an output of the first quantizer, where the second quantizer can receive the output of the first quantizer and generate an output having a second number of bits. The feedback DAC can be coupled to the second quantizer to receive a representation of the output of the second quantizer, where the output of the feedback digital-to-analog converter circuit has the second number of bits. These techniques can reduce the area of the feedback DAC, e.g., 4 or 5 bits, and the techniques can achieve a higher maximum stable amplitude (MSA) because it is effectively a second order loop.
    Type: Grant
    Filed: August 27, 2021
    Date of Patent: April 4, 2023
    Assignee: Analog Devices, Inc.
    Inventors: Abhishek Bandyopadhyay, Akira Shikata
  • Publication number: 20230091543
    Abstract: An amplifier circuit comprises a first amplifier circuit stage including input devices connected to inputs of the amplifier circuit, a second amplifier circuit stage coupled to the first amplifier stage, a common mode extraction circuit configured to extract a DC common mode voltage of the first amplifier stage, and a bias circuit configured to bias one or more output devices of the second amplifier circuit stage using the DC common mode voltage.
    Type: Application
    Filed: September 17, 2021
    Publication date: March 23, 2023
    Inventors: Mayank Devam, Venkata Aruna Srikanth Nittala, Abhishek Bandyopadhyay
  • Publication number: 20230065453
    Abstract: The number of bits in the quantizer can be decoupled from the number of bits in the feedback digital-to-analog converter (DAC). A delta-sigma analog-to-digital converter circuit can include a first quantizer to generate an output having a first number of bits and a second quantizer coupled to an output of the first quantizer, where the second quantizer can receive the output of the first quantizer and generate an output having a second number of bits. The feedback DAC can be coupled to the second quantizer to receive a representation of the output of the second quantizer, where the output of the feedback digital-to-analog converter circuit has the second number of bits. These techniques can reduce the area of the feedback DAC, e.g., 4 or 5 bits, and the techniques can achieve a higher maximum stable amplitude (MSA) because it is effectively a second order loop.
    Type: Application
    Filed: August 27, 2021
    Publication date: March 2, 2023
    Inventors: Abhishek Bandyopadhyay, Akira Shikata
  • Publication number: 20230060505
    Abstract: This disclosure is directed to, among other things, techniques to decouple the number of bits in a quantizer from the number of bits in the feedback digital-to-analog converter (DAC). A delta-sigma analog-to-digital converter circuit can include a first quantizer to generate an output having a first number of bits and then emulate a second quantizer, such as by using a bit truncation technique, to generate an output having a second number of bits. The feedback DAC can be coupled to receive the second number of bits, where the output of the feedback digital-to-analog converter circuit has the second number of bits. These techniques can reduce the area of the feedback DAC, e.g., 4 or 5 bits, and the techniques can achieve a higher maximum stable amplitude (MSA) because it is effectively a second order loop.
    Type: Application
    Filed: August 27, 2021
    Publication date: March 2, 2023
    Inventors: Abhishek Bandyopadhyay, Akira Shikata
  • Patent number: 11539373
    Abstract: Herein disclosed are some examples of metastability detectors and compensator circuitry for successive-approximation-register (SAR) analog-to-digital converters (ADCs) within delta sigma modulator (DSM) loops. A metastability detector may detect metastability at an output of a SAR ADC and compensator circuitry may implement a compensation scheme to compensate for the metastability. The identification of the metastability and/or compensation for the metastability can avoid detrimental effects and/or errors to the DSM loops that may be caused by the metastability of the SAR ADCS.
    Type: Grant
    Filed: June 4, 2021
    Date of Patent: December 27, 2022
    Assignee: Analog Devices, Inc.
    Inventor: Abhishek Bandyopadhyay
  • Patent number: 11509327
    Abstract: Systems and methods for a power-efficient 3-level digital-to-analog converter. A converter cell using a current starving technique keeps a portion of the converter cell turned on in a low power mode, as opposed to completely turning off current in selected modes. A conversion system keeps a first set of converters active while allowing a second set of converters to be powered down. Systems and methods presented save power and allow for efficient reactivation of converters.
    Type: Grant
    Filed: August 6, 2021
    Date of Patent: November 22, 2022
    Assignee: Analog Devices, Inc.
    Inventors: Preston S. Birdsong, Abhishek Bandyopadhyay, Adam R. Spirer
  • Patent number: 11411543
    Abstract: Systems and methods are provided for circuit configurations that maintain audio playback performance while reducing power consumption. In particular, a gain for a current analog-to-digital converter in an audio playback path is adjusted based on an amplitude of the input signal. Additionally, systems and methods are provided for transitioning between a modes of operation for large signals and mode of operation for small signals.
    Type: Grant
    Filed: September 24, 2020
    Date of Patent: August 9, 2022
    Assignee: ANALOG DEVICES INTERNATIONAL UNLIMITED COMPANY
    Inventors: Atsushi Matamura, Abhishek Bandyopadhyay
  • Publication number: 20220216836
    Abstract: Systems and methods are provided for architectures for a digital class D driver that increase the power efficiency of the class D driver. In particular, systems and methods are provided for a digital class D driver having a feedback analog-to-digital converter (ADC) that can have a latency of 1 cycle or more than 1 cycle. A feedback ADC with a latency of 1 cycle or more is significantly lower power than a low latency feedback ADC. Systems and methods are disclosed for a power efficient digital class D driver architecture that allows for a latency of one or more cycles in the feedback ADC.
    Type: Application
    Filed: March 23, 2022
    Publication date: July 7, 2022
    Applicant: Analog Devices, Inc.
    Inventor: Abhishek BANDYOPADHYAY
  • Publication number: 20220216839
    Abstract: Differential switching output stage for audio, power and digital data transmission can cause a common mode error due to asymmetric transition between positive and negative outputs. Systems and methods are provided for common mode error correction. In particular, summing nodes, novel error amps an edge switching can be used for common-mode feedback (CMFB) in differential signaling and other applications.
    Type: Application
    Filed: March 23, 2022
    Publication date: July 7, 2022
    Applicant: Analog Devices International Unlimited Company
    Inventors: Naoaki NISHIMURA, Atsushi MATAMURA, Abhishek BANDYOPADHYAY, Mariana Tosheva MARKOVA
  • Publication number: 20220217026
    Abstract: Systems and methods are provided for architectures for an analog feedback class D modulator that increase the power efficiency of the class D modulator. In particular, systems and methods are provided for an analog feedback class D modulator having a digital feed-forward loop. The digital feed-forward loop allows for removal of signal content from an input to an analog-to-digital converter, such that the ADC processes just noise and/or error. Using the techniques discussed herein, the loop filter is low power as it processes error content but not signal content.
    Type: Application
    Filed: March 23, 2022
    Publication date: July 7, 2022
    Applicant: Analog Devices International Unlimited Company
    Inventors: Abhishek BANDYOPADHYAY, Atsushi MATAMURA
  • Publication number: 20220216882
    Abstract: Systems and methods are provided for increasing efficiency of excess loop delay compensation in delta-sigma analog-to-digital converters. In some examples, systems and methods are provided for reducing total capacitance in an embedded excess loop delay compensation digital-to-analog converter (DAC) in a quantizer for a continuous time delta-sigma ADC. In other examples, the excess loop delay compensation DAC can be a current domain DAC, a charge domain DAC, or a voltage domain DAC. Additionally, methods are provided for digitally controlling the gain of an excess loop delay DAC. Furthermore, methods are provided to calibrate a gain mismatch between a main successive approximation register DAC and an excess loop delay DAC. The systems and methods provided herein improve performance of continuous time delta-sigma ADCs. Continuous time delta-sigma ADCs are high precision and power efficient ADCs, often used in audio playback devices and medical devices.
    Type: Application
    Filed: March 23, 2022
    Publication date: July 7, 2022
    Applicant: Analog Devices, Inc.
    Inventors: Akira SHIKATA, Abhishek BANDYOPADHYAY
  • Publication number: 20220216804
    Abstract: Apparatus and method for establishing a stable operating point of a H-bridge with a center shunt switch. The stable operating point lets a circuit connected to the H-bridge outputs work in a more ideal condition. As such, an H-bridge with a stable operating point will yield a higher performance and/or save power. Since common mode is one of the biggest sources of electromagnetic interference, a stable operating point in an H-bridge also suppresses EMI.
    Type: Application
    Filed: March 23, 2022
    Publication date: July 7, 2022
    Applicant: Analog Devices International Unlimited Company
    Inventors: Naoaki NISHIMURA, Abhishek BANDYOPADHYAY
  • Publication number: 20220045691
    Abstract: Systems and method for improving stability and performance in class-D modulators. In particular, a multi-cycle feedback network is positioned around a quantizer of a digital class-D amplifier. The multi-cycle feedback network allows the main class-D feedback loop to have multiple clock cycles of delay.
    Type: Application
    Filed: August 6, 2021
    Publication date: February 10, 2022
    Applicant: Analog Devices, Inc.
    Inventors: Adam R. SPIRER, Abhishek BANDYOPADHYAY