Patents by Inventor Alon Naveh

Alon Naveh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7197651
    Abstract: In one embodiment, the present invention provides a method for dynamically determining a power mode with which to operate an add-on component within a host processing system; and operating the add-on component in the power mode.
    Type: Grant
    Filed: October 30, 2003
    Date of Patent: March 27, 2007
    Assignee: Intel Corporation
    Inventors: Nevo Idan, Igor Markov, Alon Naveh
  • Patent number: 7191349
    Abstract: A method for a mechanism for processor power state aware distribution of lowest priority interrupts. The method of one embodiment comprises receiving first power state information from a first component and second power state information from a second component. First task priority information from the first component and second task priority from the second component are also received. An interrupt request from a first device for servicing is received. Power state and task priority information for the first and second components are evaluated to determine which component should service the interrupt request. Either the first component or the second component is selected to be a destination component to service the interrupt request based on the power state and task priority information. The interrupt request is communicated to the destination component.
    Type: Grant
    Filed: December 26, 2002
    Date of Patent: March 13, 2007
    Assignee: Intel Corporation
    Inventors: Shivnandan D. Kaushik, John W. Horigan, Alon Naveh, James B. Crossland
  • Publication number: 20070043965
    Abstract: Systems and methods of dynamic memory for power reduction are described with respect to a memory with a coupled sleep device. In one embodiment, the operating requirements can reflect amount of memory required to perform commensurate operations. Memory power management logic is used to coordinate memory requirements with operating requirements. The sleep device is able to enable or disable the memory based on the requirements to reduce power consumption.
    Type: Application
    Filed: August 22, 2005
    Publication date: February 22, 2007
    Inventors: Julius Mandelblat, Moty Mehalel, Avi Mendelson, Alon Naveh
  • Publication number: 20070005910
    Abstract: Embodiments of the present invention provide an apparatus, system, and method of generating an execution instruction. Some demonstrative embodiments my include generating an execution instruction of a predetermined executable format based on memory address data of a memory-access instruction representing a memory address. Other embodiments are described and claimed.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 4, 2007
    Inventors: Alon Naveh, Eliezer Weissmann, Itamar Kazachinsky, Iris Sorani, Yair Kazarinov
  • Patent number: 7137018
    Abstract: A distributed power management system for a bus architecture or similar communications network. The system supports multiple low power states and defines entry and exit procedures for maximizing energy savings and communication speed.
    Type: Grant
    Filed: December 31, 2002
    Date of Patent: November 14, 2006
    Assignee: Intel Corporation
    Inventors: Michael Gutman, Alon Naveh, Andrew W. Martwick, Gary A. Solomon
  • Publication number: 20060248364
    Abstract: A distributed power management system for a bus architecture or similar communications network. The system supports multiple low power states and defines entry and exit procedures for maximizing energy savings and communication speed.
    Type: Application
    Filed: May 26, 2006
    Publication date: November 2, 2006
    Inventors: Michael Gutman, Alon Naveh, Andrew Martwick, Gary Solomon
  • Publication number: 20060218426
    Abstract: A distributed power management system for a bus architecture or similar communications network. The system supports multiple low power states and defines entry and exit procedures for maximizing energy savings and communication speed.
    Type: Application
    Filed: May 26, 2006
    Publication date: September 28, 2006
    Inventors: Michael Gutman, Alon Naveh, Andrew Martwick, Gary Solomon
  • Publication number: 20060200690
    Abstract: Systems and methods of managing power provide for placing a processor in a non-snoopable state, where the processor is associated with a system memory. One or more data transfers between a controller and the system memory can be serviced while the processor is in the non-snoopable state. In one embodiment, it is determined that the processor has flushed an internal cache of the processor to the system memory before placing the processor in the non-snoopable state.
    Type: Application
    Filed: March 5, 2005
    Publication date: September 7, 2006
    Inventors: Leslie Cline, Siripong Sritanyaratana, Alon Naveh, Shai Rotem, Eric Samson, Michael Derr
  • Publication number: 20060156040
    Abstract: In one embodiment, there is provided a method comprising determining a target operating point for an electronic device, the target operating point including a target operating frequency and a target operating voltage; and dynamically changing a current operating point for the electronic device including a current operating frequency and a current operating voltage by non-contemporaneously changing the current operating frequency to the target operating frequency and a current operating voltage to the target operating voltage, wherein during the changing the electronic device is in an active state.
    Type: Application
    Filed: May 26, 2004
    Publication date: July 13, 2006
    Inventors: Alon Naveh, Roman Surgutchik, Stephen Gunther, Robert Greiner, Hung-Piao Ma, Kevin Dai, Keng Wong
  • Patent number: 7076672
    Abstract: An apparatus to determine if a temperature of an electronic device is equal to or exceeds a predetermined threshold. In response to detecting the temperature of the electronic device has at least reached the predetermined threshold, determining a target throttling point for a processor, the target throttling point including a target operating frequency and target operating voltage. Thereafter, dynamically changing a current operating point for the electronic device including a current operating frequency and a current operating voltage by non-contemporaneously changing the current operating frequency to the target operating frequency and the current operating voltage to the target operating voltage. During the changing of the current operating voltage the device is in an active state.
    Type: Grant
    Filed: October 14, 2002
    Date of Patent: July 11, 2006
    Assignee: Intel Corporation
    Inventors: Alon Naveh, Roman Surgutchik
  • Publication number: 20060149975
    Abstract: Systems and methods of managing operating points provide for determining the number of active cores in a plurality of processor cores. A maximum operating point is selected for at least one of the active cores based on the number of active cores. In one embodiment, the number of active cores is determined by monitoring an ACPI processor power state signal of each of the plurality of cores.
    Type: Application
    Filed: December 30, 2004
    Publication date: July 6, 2006
    Inventors: Efraim Rotem, Oren Lamdan, Alon Naveh
  • Publication number: 20060143485
    Abstract: System, apparatus, method and article to manage power for a mobile device are described. The apparatus may include a power management module to save an operating context for a processor to at least one memory unit, and reduce power to the processor below a context retention point. Other embodiments are described and claimed.
    Type: Application
    Filed: December 28, 2004
    Publication date: June 29, 2006
    Inventors: Alon Naveh, Efraim Rotem, Ariel Berkovits, Avi Mendelson
  • Patent number: 7013406
    Abstract: In one embodiment, there is provided a method comprising determining a target operating point for an electronic device, the target operating point including a target operating frequency and a target operating voltage; and dynamically changing a current operating point for the electronic device including a current operating frequency and a current operating voltage by non-contemporaneously changing the current operating frequency to the target operating frequency and a current operating voltage to the target operating voltage, wherein during the changing the electronic device is in an active state.
    Type: Grant
    Filed: October 14, 2002
    Date of Patent: March 14, 2006
    Assignee: Intel Corporation
    Inventors: Alon Naveh, Roman Surgutchik, Stephen H. Gunther, Robert Greiner, Hung-Piao Ma, Kevin Dai, Keng Wong
  • Publication number: 20060053326
    Abstract: Systems and methods of managing processors provide for detecting a command at a core of a processor having a plurality of cores, where the command requests a transition of the core to an idle state. Power consumption of the core is managed based on the command and an idle state status of each of the plurality of cores.
    Type: Application
    Filed: September 3, 2004
    Publication date: March 9, 2006
    Inventors: Alon Naveh, Abraham Mendelson, Ittai Anati, Eliezer Weissmann
  • Publication number: 20060047986
    Abstract: An integrated circuit device, such as a processor initiates a transition to a first power management state. The device then receives a request to exit the first power management state and, in response exits the first power management state at the highest of a reference operating voltage, such as a minimum operating voltage, and a current voltage. For one aspect, an analog to digital converter may be used to determine the current voltage level. Further, for one aspect the first power management state may be a deeper sleep (C4) state, and the processor may quickly exit to a C2 state in response to a bus event such as a bus snoop.
    Type: Application
    Filed: August 31, 2004
    Publication date: March 2, 2006
    Inventors: Tsvika Kurts, Alon Naveh, Efraim Rotem, Brad Dendinger, Jorge Rodriguez, Ernest Knoll, David Poisner
  • Publication number: 20060026447
    Abstract: Systems and methods of managing power provide for issuing a first operating requirement from a first processor core and issuing a second operating requirement from a second processor core. In one embodiment, the operating requirements can reflect either a power policy or a performance policy, depending upon the factor that is currently most important to software. Hardware coordination logic is used to coordinate a shared resource setting with the operating requirements. The hardware coordination logic is also able to coordinate the shared resource setting with independent resource settings of the first and second processor cores based on the operating requirements.
    Type: Application
    Filed: July 27, 2004
    Publication date: February 2, 2006
    Inventors: Alon Naveh, Efraim Rotem, Eliezer Weissmann
  • Publication number: 20050283625
    Abstract: Systems and methods of managing power provide for applying a voltage from a voltage regulator to a component of a computing system and reducing the voltage based on a power saving parameter that is dedicated to the component. The reduction can be in conjunction with the entry of the component into a low power state such as a standby state or an off state, where the power saving parameter defines a voltage such as a minimum operating voltage or minimum sustainable voltage for the component, respectively. In one embodiment, the component is a central processing unit.
    Type: Application
    Filed: June 22, 2004
    Publication date: December 22, 2005
    Inventors: Efraim Rotem, Alon Naveh, Avner Kornfeld, Tsvika Kurts
  • Publication number: 20050262365
    Abstract: A mechanism for P-state feedback to operating system (OS) with hardware coordination is described herein. In one embodiment, an example of a process includes, but is not limited to, receiving data from a processor representing an average performance over a pervious period of time, and determining a performance state (P-state) for a next period of time based in part on the data representing the average performance over the previous period of time. Other methods and apparatuses are also described.
    Type: Application
    Filed: May 21, 2004
    Publication date: November 24, 2005
    Inventors: Bernard Lint, Alon Naveh, Shivnandan Kaushik, Jeffrey Wilcox, Lance Hacking, Ping Sager, Kushagra Vaid, Todd Dutton
  • Patent number: 6904504
    Abstract: A circuit includes a switch unit, an non-protected register and a set of protected control registers. The set of protected control registers stores safe data for use by another unit of the circuit. The switch unit outputs the data stored by one of the set of protected control registers as a function of the data stored by the non-protected register. The data in the non-protected register can be changed by software in response to user input, operational mode or other condition or conditions.
    Type: Grant
    Filed: November 14, 2001
    Date of Patent: June 7, 2005
    Assignee: Intel Corporation
    Inventors: Opher D. Kahn, Alon Naveh
  • Publication number: 20050097370
    Abstract: In one embodiment, the present invention provides a method for dynamically determining a power mode with which to operate an add-on component within a host processing system; and operating the add-on component in the power mode.
    Type: Application
    Filed: October 30, 2003
    Publication date: May 5, 2005
    Inventors: Nevo Idan, Igor Markov, Alon Naveh