Patents by Inventor Amaury Gendron
Amaury Gendron has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240371989Abstract: A silicon carbide (SiC) static induction transistor (SIT) includes a source, a gate disposed over the source and receiving a control signal, a drain disposed over the recessed gate and generating an output signal, an epitaxial pattern disposed between the source and the drain and including a protruding portion, and a gate bus electrically coupled to the gate and including carbon. A method of forming an SiC SIT transistor device includes providing a substrate including a source doped with dopants of a first conductivity type, forming an epitaxial pattern including a protruding portion over the source, forming a recessed gate over the source, forming a gate bus over the recessed gate, forming a drain over the gate bus and the epitaxial pattern, and forming a first heatsink over the drain.Type: ApplicationFiled: May 2, 2023Publication date: November 7, 2024Inventors: Dumitru G. SDRULLA, Amaury Gendron-Hansen, Wang-Chang A. Gu
-
Patent number: 12074198Abstract: A tub of a semiconductor device includes a cool zone with a first projected operating temperature and a hot zone with a second projected operating temperature greater than the first projected operating temperature. A design parameter has a first value in the cool zone and a second value different from the first value in the hot zone. The difference configures the tub to dissipate less heat in the hot zone during operation of the semiconductor device than would be dissipated if the first and second values were equal. The design parameter may be, for example, a tub width, a source structure width, a JFET region width, a channel length, a channel width, a length of a gate, a displacement of a center of the gate relative to a center of a JFET region, a dopant concentration, or a combination thereof.Type: GrantFiled: November 2, 2021Date of Patent: August 27, 2024Assignee: Analog Power Conversion LLCInventors: Amaury Gendron-Hansen, Dumitru Gheorge Sdrulla, Leslie Louis Szepesi
-
Patent number: 12074226Abstract: A semiconductor device comprises a semiconductor die having a first region and a second region, wherein an operating temperature of the second region is lower than an operating temperature of the first region. A plurality of first tubs are respectively disposed in the first region, the second region, or both. The semiconductor device further comprises a power device comprising a plurality of power device cells, and a diode having a plurality of diode cells. The power devices cells are disposed within tubs or portions of tubs that are in the first region, and the diode cells are disposed within tubs or portions of tubs that are in the second region. The power device may comprise a vertical metal oxide semiconductor field effect transistor (MOSFET), and the diode may comprise a vertical Schottky barrier diode (SBD).Type: GrantFiled: September 14, 2021Date of Patent: August 27, 2024Assignees: Analog Power Conversion LLC, Kyosan Electric Manufacturing Co., Ltd.Inventors: Amaury Gendron-Hansen, Dumitru Gheorge Sdrulla, Leslie Louis Szepesi, Tetsuya Takata, Itsuo Yuzurihara, Tomohiro Yoneyama, Yu Hosoyamada
-
Patent number: 11901406Abstract: A semiconductor device comprises a substrate, a semiconductor layer formed on the substrate; and a high-voltage termination. The high-voltage termination includes a plurality of floating field rings, a deep trench and a dielectric material is disposed within the deep trench. The plurality of floating field rings are formed in the semiconductor layer and respectively disposed around a region of the semiconductor layer. The deep trench is formed in the semiconductor layer and concentrically disposed around an outermost floating field ring of the plurality of floating field rings. The high-voltage termination may also include a field plate disposed over the floating field rings, the deep trench, or both.Type: GrantFiled: July 13, 2021Date of Patent: February 13, 2024Assignee: Analog Power Conversion LLCInventors: Amaury Gendron-Hansen, Dumitru Gheorge Sdrulla
-
Patent number: 11830943Abstract: A Field Effect Transistor (FET) may include a semiconductor substrate having a first conductivity type, a semiconductor layer of the first conductivity type formed over the substrate, and a pair of doped bodies of a second conductivity type opposite the first conductivity type formed in the semiconductor layer. A trench filled with a trench dielectric is formed within a region between the doped bodies. The FET may be a Vertical Metal-Oxide-Semiconductor FET (VMOSFET) including a gate dielectric disposed over the region between the doped bodies and the trench, and a gate electrode disposed over the gate dielectric, wherein the trench operates to prevent breakdown of the gate dielectric, or the FET may be a Junction FET. The FET may be designed to operate at radio frequencies or under heavy-ion bombardment. The semiconductor substrate and the semiconductor layer may comprise a wide band-gap semiconductor such as silicon carbide.Type: GrantFiled: July 26, 2021Date of Patent: November 28, 2023Assignee: ANALOG POWER CONVERSION LLCInventors: Dumitru Gheorge Sdrulla, Amaury Gendron-Hansen
-
Publication number: 20230139205Abstract: A tub of a semiconductor device includes a cool zone with a first projected operating temperature and a hot zone with a second projected operating temperature greater than the first projected operating temperature. A design parameter has a first value in the cool zone and a second value different from the first value in the hot zone. The difference configures the tub to dissipate less heat in the hot zone during operation of the semiconductor device than would be dissipated if the first and second values were equal. The design parameter may be, for example, a tub width, a source structure width, a JFET region width, a channel length, a channel width, a length of a gate, a displacement of a center of the gate relative to a center of a JFET region, a dopant concentration, or a combination thereof.Type: ApplicationFiled: November 2, 2021Publication date: May 4, 2023Inventors: Amaury GENDRON-HANSEN, Dumitru Gheorge SDRULLA, Leslie Louis SZEPESI
-
Patent number: 11615953Abstract: A silicon carbide semiconductor device includes a silicon carbide (SiC) substrate having a SiC epitaxial layer disposed over a surface of the SiC substrate, the SiC substrate having a first conductivity and the SiC epitaxial layer having the first conductivity. A contact region and a well region are formed in the SiC epitaxial layer, the contact region and the well region have a doping level of a second conductivity opposite the first conductivity. The contact region lies completely within the well region, is not in contact with a region having the first conductivity and has edges recessed from edges of the well region.Type: GrantFiled: December 3, 2021Date of Patent: March 28, 2023Assignee: Microchip Technology Inc.Inventors: Amaury Gendron-Hansen, Bruce Odekirk
-
Publication number: 20230084411Abstract: A semiconductor device comprises a semiconductor die having a first region and a second region, wherein an operating temperature of the second region is lower than an operating temperature of the first region. A plurality of first tubs are respectively disposed in the first region, the second region, or both. The semiconductor device further comprises a power device comprising a plurality of power device cells, and a diode having a plurality of diode cells. The power devices cells are disposed within tubs or portions of tubs that are in the first region, and the diode cells are disposed within tubs or portions of tubs that are in the second region. The power device may comprise a vertical metal oxide semiconductor field effect transistor (MOSFET), and the diode may comprise a vertical Schottky barrier diode (SBD).Type: ApplicationFiled: September 14, 2021Publication date: March 16, 2023Inventors: Amaury GENDRON-HANSEN, Dumitru Gheorge SDRULLA, Leslie Louis SZEPESI, Tetsuya TAKATA, ltsuo YUZURIHARA, Tomohiro YONEYAMA, Yu HOSOYAMADA
-
Publication number: 20230022394Abstract: A Field Effect Transistor (FET) may include a semiconductor substrate having a first conductivity type, a semiconductor layer of the first conductivity type formed over the substrate, and a pair of doped bodies of a second conductivity type opposite the first conductivity type formed in the semiconductor layer. A trench filled with a trench dielectric is formed within a region between the doped bodies. The FET may be a Vertical Metal-Oxide-Semiconductor FET (VMOSFET) including a gate dielectric disposed over the region between the doped bodies and the trench, and a gate electrode disposed over the gate dielectric, wherein the trench operates to prevent breakdown of the gate dielectric, or the FET may be a Junction FET. The FET may be designed to operate at radio frequencies or under heavy-ion bombardment. The semiconductor substrate and the semiconductor layer may comprise a wide band-gap semiconductor such as silicon carbide.Type: ApplicationFiled: July 26, 2021Publication date: January 26, 2023Inventors: Dumitru Gheorge Sdrulla, Amaury Gendron-Hansen
-
Publication number: 20230012738Abstract: A semiconductor device includes a substrate, and a plurality of active regions disposed over the substrate. The plurality of active regions have a first total area. One or more inactive regions are also disposed over the substrate. The one or more inactive regions have a second total area. The second total area is greater than or equal to 1.5 times the first total area. The active regions may be formed in an epitaxial layer formed over the substrate. A plurality of cells of an active device may be disposed in the plurality of active regions. The inactive regions may include only structures that do not dissipate substantial power when the semiconductor device is functioning as it is designed to function.Type: ApplicationFiled: July 13, 2021Publication date: January 19, 2023Inventors: Amaury GENDRON-HANSEN, Dumitru Gheorge SDRULLA, Leslie Louis SZEPESI
-
Publication number: 20230019985Abstract: A semiconductor device comprises a substrate, a semiconductor layer formed on the substrate; and a high-voltage termination. The high-voltage termination includes a plurality of floating field rings, a deep trench and a dielectric material is disposed within the deep trench. The plurality of floating field rings are formed in the semiconductor layer and respectively disposed around a region of the semiconductor layer. The deep trench is formed in the semiconductor layer and concentrically disposed around an outermost floating field ring of the plurality of floating field rings. The high-voltage termination may also include a field plate disposed over the floating field rings, the deep trench, or both.Type: ApplicationFiled: July 13, 2021Publication date: January 19, 2023Inventors: Amaury GENDRON-HANSEN, Dumitru Gheorge SDRULLA
-
Publication number: 20230021169Abstract: A semiconductor device is formed having a deep trench, a conductive material disposed in the deep trench, and a dielectric disposed within the deep trench and separating the conductive material from surfaces of the deep trench. The conductive material may be carbon, and may be formed by pyrolysis of an organic material such as a photoresist. The deep trench and the conductive material may be parts of a high-voltage termination of an active device of the semiconductor device. The conductive material may be floating or may be connected to an electrode of the active device.Type: ApplicationFiled: July 13, 2021Publication date: January 19, 2023Inventors: Dumitru Gheorge SDRULLA, Amaury GENDRON-HANSEN
-
Publication number: 20220093397Abstract: A silicon carbide semiconductor device includes a silicon carbide (SiC) substrate having a SiC epitaxial layer disposed over a surface of the SiC substrate, the SiC substrate having a first conductivity and the SiC epitaxial layer having the first conductivity. A contact region and a well region are formed in the SiC epitaxial layer, the contact region and the well region have a doping level of a second conductivity opposite the first conductivity. The contact region lies completely within the well region, is not in contact with a region having the first conductivity and has edges recessed from edges of the well region.Type: ApplicationFiled: December 3, 2021Publication date: March 24, 2022Applicant: Microchip Technology Inc.Inventors: Amaury Gendron-Hansen, Bruce Odekirk
-
Patent number: 11222782Abstract: A method for fabricating a silicon carbide semiconductor device includes providing a SiC epitaxial layer disposed over a surface of a SiC substrate, forming an implant aperture in a hardmask layer on a surface of the expitaxial SiC layer, implanting contact and well regions in the SiC epitaxial layer through the hardmask layer, the contact region lying completely within and recessed from edges of the well region by performing one of implanting the well region through the implant aperture, reducing the area of the implant aperture forming a reduced-area contact implant aperture and implanting the contact region through the reduced-area implant aperture to form a contact region, and implanting the contact region through the implant aperture, increasing the area of the implant aperture to form a increased-area well implant aperture and implanting the well region through the increased-area implant aperture to form a well region completely surrounding the contact region.Type: GrantFiled: February 7, 2020Date of Patent: January 11, 2022Assignee: Microchip Technology Inc.Inventors: Amaury Gendron-Hansen, Bruce Odekirk
-
Patent number: 11158703Abstract: A high-voltage termination for a semiconductor device includes a substrate of a first conductivity type, an implanted device region of a second conductivity type of the semiconductor device, a shallow trench disposed in the substrate adjacent to the implanted device region, a doped extension region of the second conductivity type extending between the implanted device region and a first edge of the shallow trench adjacent to the implanted device region, a junction termination extension region of the second conductivity type formed in the shallow trench contacting the extension region and extending past a second edge of the shallow trench opposite the implanted device region, an insulating layer formed over at least a portion of the extension region and over the junction termination extension region, and a metal layer formed over the insulating layer extending into at least a portion of the shallow trench and electrically connected to the extension region.Type: GrantFiled: June 19, 2019Date of Patent: October 26, 2021Assignee: Microchip Technology Inc.Inventors: Amaury Gendron-Hansen, Dumitru Sdrulla
-
Publication number: 20210225645Abstract: A method for fabricating a silicon carbide semiconductor device includes providing a SiC epitaxial layer disposed over a surface of a SiC substrate, forming an implant aperture in a hardmask layer on a surface of the expitaxial SiC layer, implanting contact and well regions in the SiC epitaxial layer through the hardmask layer, the contact region lying completely within and recessed from edges of the well region by performing one of implanting the well region through the implant aperture, reducing the area of the implant aperture forming a reduced-area contact implant aperture and implanting the contact region through the reduced-area implant aperture to form a contact region, and implanting the contact region through the implant aperture, increasing the area of the implant aperture to form a increased-area well implant aperture and implanting the well region through the increased-area implant aperture to form a well region completely surrounding the contact region.Type: ApplicationFiled: February 7, 2020Publication date: July 22, 2021Applicant: Microchip Technology Inc.Inventors: Amaury Gendron-Hansen, Bruce Odekirk
-
Publication number: 20200388670Abstract: A high-voltage termination for a semiconductor device includes a substrate of a first conductivity type, an implanted device region of a second conductivity type of the semiconductor device, a shallow trench disposed in the substrate adjacent to the implanted device region, a doped extension region of the second conductivity type extending between the implanted device region and a first edge of the shallow trench adjacent to the implanted device region, a junction termination extension region of the second conductivity type formed in the shallow trench contacting the extension region and extending past a second edge of the shallow trench opposite the implanted device region, an insulating layer formed over at least a portion of the extension region and over the junction termination extension region, and a metal layer formed over the insulating layer extending into at least a portion of the shallow trench and electrically connected to the extension region.Type: ApplicationFiled: June 19, 2019Publication date: December 10, 2020Applicant: Microchip Technology Inc.Inventors: Amaury Gendron-Hansen, Dumitru Sdrulla
-
Patent number: 10566416Abstract: A semiconductor device constituted of: a semiconductor layer; and a field layer patterned on said semiconductor layer, said field layer constituted of material having characteristics which block diffusion of mobile ions and maintain structural integrity at activation temperatures of up to 1200 degrees centigrade.Type: GrantFiled: August 15, 2018Date of Patent: February 18, 2020Assignee: Microsemi CorporationInventors: Amaury Gendron-Hansen, Bruce Odekirk, Nathaniel Berliner, Dumitru Sdrulla
-
Publication number: 20190058032Abstract: A semiconductor device constituted of: a semiconductor layer; and a field layer patterned on said semiconductor layer, said field layer constituted of material having characteristics which block diffusion of mobile ions and maintain structural integrity at activation temperatures of up to 1200 degrees centigrade.Type: ApplicationFiled: August 15, 2018Publication date: February 21, 2019Inventors: Amaury Gendron-Hansen, Bruce Odekirk, Nathaniel Berliner, Dumitru Sdrulla
-
Patent number: 9437713Abstract: Devices and methods for forming semiconductor devices with wider FinFETs for higher tunability of the varactor are provided. One method includes, for instance: obtaining an intermediate semiconductor device; applying a spacer layer over the semiconductor device; etching the semiconductor device to remove at least a portion of the spacer layer to expose the plurality of mandrels; removing the mandrels; etching the semiconductor device to remove a portion of the dielectric layer; forming at least one fin; and removing the spacer layer and the dielectric layer. One intermediate semiconductor device includes, for instance: a substrate; a dielectric layer over the substrate; a plurality of mandrels formed on the dielectric layer, the mandrels including a first set of mandrels and a second set of mandrels, wherein the first set of mandrels have a width twice as large as the second set of mandrels; and a spacer layer applied over the mandrels.Type: GrantFiled: February 17, 2014Date of Patent: September 6, 2016Assignee: GLOBALFOUNDRIES INC.Inventors: Jagar Singh, Andy Wei, Gopal Srinivasan, Amaury Gendron