Patents by Inventor Anand Murthy

Anand Murthy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20030157787
    Abstract: A composite of germanium film for a semiconductor device and methods of making the same. The method comprises growing a graded germanium film on a semiconductor substrate in a deposition chamber while simultaneously decreasing a deposition temperature and decreasing a silicon source gas and increasing a germanium source gas over a predetermined amount of time. The graded germanium film comprises an ultra-thin silicon-germanium buffer layer and a germanium film.
    Type: Application
    Filed: February 21, 2002
    Publication date: August 21, 2003
    Inventors: Anand Murthy, Ravindra Soman, Boyan Boyanov
  • Patent number: 6579771
    Abstract: The invention relates to a process of forming a bipolar junction transistor (BJT) that includes forming a topology over a substrate. Thereafter, a spacer is formed at the topology. A base layer is formed from epitaxial silicon above the spacer and at the topology. A leakage block structure is formed in the substrate by out-diffusion from the spacer. Thereafter a BJT is completed with the base layer and the spacer.
    Type: Grant
    Filed: December 10, 2001
    Date of Patent: June 17, 2003
    Assignee: Intel Corporation
    Inventors: Shahriar Ahmed, Mark Bohr, Stephen Chambers, Richard Green, Anand Murthy
  • Publication number: 20030109108
    Abstract: The invention relates to a process of forming a bipolar junction transistor (BJT) that includes forming a topology over a substrate. Thereafter, a spacer is formed at the topology. A base layer is formed from epitaxial silicon above the spacer and at the topology. A leakage block structure is formed in the substrate by out-diffusion from the spacer. Thereafter a BJT is completed with the base layer and the spacer.
    Type: Application
    Filed: December 10, 2001
    Publication date: June 12, 2003
    Applicant: Intel Corporation
    Inventors: Shahriar Ahmed, Mark Bohr, Stephen Chambers, Richard Green, Anand Murthy
  • Publication number: 20030098479
    Abstract: An MOS device comprising a gate dielectric formed on a first conductivity type region. A gate electrode formed on the gate dielectric. A pair of sidewall spacers are formed along laterally opposite sidewalls of the gate electrode. A pair of deposited silicon or silicon alloy source/drain regions are formed in the first conductivity region and on opposite sides of a gate electrode wherein the silicon or silicon alloy source/drain regions extend beneath the gate electrode and to define a channel region beneath the gate electrode in the first conductivity type region wherein the channel region directly beneath the gate electrode is larger than the channel region deeper into said first conductivity type region.
    Type: Application
    Filed: January 7, 2003
    Publication date: May 29, 2003
    Inventors: Anand Murthy, Robert S. Chau, Patrick Morrow
  • Publication number: 20030080361
    Abstract: A process is described for manufacturing an improved PMOS semiconductor transistor. Recesses are etched into a layer of epitaxial silicon. Source and drain films are deposited in the recesses. The source and drain films are made of an alloy of silicon and germanium. The alloy is epitaxially deposited on the layer of silicon. The alloy thus has a lattice having the same structure as the structure of the lattice of the layer of silicon. However, due to the inclusion of the germanium, the lattice of the alloy has a larger spacing than the spacing of the lattice of the layer of silicon. The larger spacing creates a stress in a channel of the transistor between the source and drain films. The stress increases IDSAT and IDLIN of the transistor. An NMOS transistor can be manufactured in a similar manner by including carbon instead of germanium, thereby creating a tensile stress.
    Type: Application
    Filed: November 1, 2001
    Publication date: May 1, 2003
    Inventors: Anand Murthy, Robert S. Chau, Tahir Ghani, Kaizad R. Mistry
  • Publication number: 20030011037
    Abstract: A novel transistor structure and its method of fabrication. According to the present invention, the transistor includes an intrinsic silicon body having a first surface. A gate dielectric is formed on the first surface of t,he intrinsic silicon body. A gate electrode is formed on the gate dielectric wherein the gate electrode comprises a mid-gap work function film on the gate dielectric. A pair of source/drain regions are formed on opposite sides of the intrinsic silicon body.
    Type: Application
    Filed: July 8, 2002
    Publication date: January 16, 2003
    Inventors: Robert S. Chau, Jack Kavalieros, Anand Murthy, Brian Roberds, Brian S. Doyle
  • Publication number: 20030001219
    Abstract: A novel transistor structure and its method of fabrication. According to the present invention, the transistor includes an intrinsic silicon body having a first surface. A gate dielectric is formed on the first surface of the intrinsic silicon body. A gate electrode is formed on the gate dielectric wherein the gate electrode comprises a mid-gap work function film on the gate dielectric. A pair of source/drain regions are formed on opposite sides of the intrinsic silicon body.
    Type: Application
    Filed: June 29, 2001
    Publication date: January 2, 2003
    Inventors: Robert S. Chau, Jack Kavalieros, Anand Murthy, Brian Roberds, Brian S. Doyle
  • Patent number: 6373112
    Abstract: An insulated gate field effect transistor (FET) of a particular conductivity type, has as a gate electrode including a polycrystalline SiGe layer. A process in accordance with the present invention includes forming an ultra-thin silicon seed film superjacent a gate dielectric layer followed by forming a SiGe layer over the seed layer. The thin Si seed layer enables deposition of the SiGe film to be substantially uniform and continuous without significant gate oxide degradation. The small thickness of the seed layer also enables effective Ge diffusion into the Si seed layer during subsequent deposition and/or subsequent thermal operations, resulting in a homogenous Ge concentration in the seed film and the SiGe overlayer.
    Type: Grant
    Filed: December 2, 1999
    Date of Patent: April 16, 2002
    Assignee: Intel Corporation
    Inventors: Anand Murthy, Robert S. Chau
  • Patent number: 6235568
    Abstract: The present invention describes an MOS device having deposited silicon regions and its a method of fabrication. In one embodiment of the present invention a substrate having a thin oxide layer formed on a silicon surface is heated and exposed to an ambient comprising germane (GeH4) to remove the thin oxide from the silicon surface. A silicon or silicon alloy film can then be deposited onto the silicon surface of the substrate.
    Type: Grant
    Filed: January 22, 1999
    Date of Patent: May 22, 2001
    Assignee: Intel Corporation
    Inventors: Anand Murthy, Chia-Hong Jan, Ebrahim Andideh, Kevin Weldon
  • Patent number: 6214679
    Abstract: A method of forming a cobalt germanosilicide film is described. According to the present invention a silicon germanium alloy is formed on a substrate. A cobalt film is then formed on the silicon germanium alloy. The substrate is then heated to a temperature of greater than 850° C. for a period of time less than 20 seconds to form a cobalt germanium silicide film.
    Type: Grant
    Filed: December 30, 1999
    Date of Patent: April 10, 2001
    Assignee: Intel Corporation
    Inventors: Anand Murthy, Robert S. Chau