Patents by Inventor Anand S
Anand S has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 10755984Abstract: Techniques are disclosed for customization of fin-based transistor devices to provide a diverse range of channel configurations and/or material systems, and within the same integrated circuit die. Sacrificial fins are removed via wet and/or dry etch chemistries configured to provide trench bottoms that are non-faceted and have no or otherwise low-ion damage. The trench is then filled with desired semiconductor material. A trench bottom having low-ion damage and non-faceted morphology encourages a defect-free or low defect interface between the substrate and the replacement material. In an embodiment, each of a first set of the sacrificial silicon fins is recessed and replaced with a p-type material, and each of a second set of the sacrificial fins is recessed and replaced with an n-type material. Another embodiment may include a combination of native fins (e.g., Si) and replacement fins (e.g., SiGe). Another embodiment may include replacement fins all of the same configuration.Type: GrantFiled: June 24, 2015Date of Patent: August 25, 2020Assignee: Intel CorporationInventors: Glenn A. Glass, Ying Pang, Nabil G. Mistkawi, Anand S. Murthy, Tahir Ghani, Huang-Lin Chao
-
Publication number: 20200266296Abstract: Integrated circuit transistor structures are disclosed that reduce band-to-band tunneling between the channel region and the source/drain region of the transistor, without adversely increasing the extrinsic resistance of the device. In an example embodiment, the structure includes one or more spacer configured to separate the source and/or drain from the channel region. The spacer(s) regions comprise a semiconductor material that provides a relatively high conduction band offset (CBO) and a relatively low valence band offset (VBO) for PMOS devices, and a relatively high VBO and a relatively low CBO for NMOS devices. In some cases, the spacer includes silicon, germanium, and carbon (e.g., for devices having germanium channel). The proportions may be at least 10% silicon by atomic percentage, at least 85% germanium by atomic percentage, and at least 1% carbon by atomic percentage. Other embodiments are implemented with III-V materials.Type: ApplicationFiled: November 6, 2017Publication date: August 20, 2020Applicant: INTEL CORPORATIONInventors: Benjamin Chu-Kung, Jack T. Kavalieros, Seung Hoon Sung, Siddharth Chouksey, Harold W. Kennel, Dipanjan Basu, Ashish Agrawal, Glenn A. Glass, Tahir Ghani, Anand S. Murthy
-
Patent number: 10748900Abstract: Embodiments of the invention include a semiconductor structure and a method of making such a structure. In one embodiment, the semiconductor structure comprises a first fin and a second fin formed over a substrate. The first fin may comprise a first semiconductor material and the second fin may comprise a second semiconductor material. In an embodiment, a first cage structure is formed adjacent to the first fin, and a second cage structure is formed adjacent to the second fin. Additionally, embodiments may include a first gate electrode formed over the first fin, where the first cage structure directly contacts the first gate electrode, and a second gate electrode formed over the second fin, where the second cage structure directly contacts the second gate electrode.Type: GrantFiled: December 22, 2015Date of Patent: August 18, 2020Assignee: Intel CorporationInventors: Willy Rachmady, Matthew V. Metz, Gilbert Dewey, Chandra S. Mohapatra, Jack T. Kavalieros, Anand S. Murthy, Tahir Ghani
-
Patent number: 10749261Abstract: Described herein are techniques related one or more systems, apparatuses, methods, etc. for integrating a near field communications (NFC) coil antenna in a portable device. For example, the NFC antenna is integrated under a metal chassis of the portable device. The metal chassis and a conductive coating—that is integrated underneath the full metal chassis—are designed to include one or more slots to provide high impedance to Eddy current induced in the conductive coating.Type: GrantFiled: May 26, 2017Date of Patent: August 18, 2020Assignee: Intel CorporationInventors: Songnan Yang, Hao-Han Hsu, Ulun Karacaoglu, Anand S. Konanur, Yee Wei Eric Hong
-
Patent number: 10749032Abstract: Techniques are disclosed for forming transistors including one or more group III-V semiconductor material nanowires using sacrificial group IV semiconductor material layers. In some cases, the transistors may include a gate-all-around (GAA) configuration. In some cases, the techniques may include forming a replacement fin stack that includes group III-V material layer (such as indium gallium arsenide, indium arsenide, or indium antimonide) formed on a group IV material buffer layer (such as silicon, germanium, or silicon germanium), such that the group IV buffer layer can be later removed using a selective etch process to leave the group III-V material for use as a nanowire in a transistor channel. In some such cases, the group III-V material layer may be grown pseudomorphically to the underlying group IV material, so as to not form misfit dislocations. The techniques may be used to form transistors including any number of nanowires.Type: GrantFiled: March 11, 2016Date of Patent: August 18, 2020Assignee: Intel CorporationInventors: Chandra S. Mohapatra, Glenn A. Glass, Anand S. Murthy, Karthik Jambunathan, Willy Rachmady, Gilbert Dewey, Tahir Ghani, Jack T. Kavalieros
-
Publication number: 20200258738Abstract: The present disclosure provides systems and methods for a layered substrate. A layered substrate may include a core comprising graphite. The layered substrate may also include a coating layer comprising a coating material that surrounds the core, wherein the coating material has a melting point that is greater than a melting point of silicon.Type: ApplicationFiled: April 1, 2016Publication date: August 13, 2020Applicant: INTEL CORPORATIONInventors: Glenn A. Glass, Anand S. Murthy
-
Publication number: 20200258982Abstract: Integrated circuit transistor structures and processes are disclosed that reduce n-type dopant diffusion, such as phosphorous or arsenic, from the source region and the drain region of a germanium n-MOS device into adjacent channel regions during fabrication. The n-MOS transistor device may include at least 70% germanium (Ge) by atomic percentage. In an example embodiment, source and drain regions of the transistor are formed using a low temperature, non-selective deposition process of n-type doped material. In some embodiments, the low temperature deposition process is performed in the range of 450 to 600 degrees C. The resulting structure includes a layer of doped mono-crystyalline silicon (Si), or silicon germanium (SiGe), on the source/drain regions. The structure also includes a layer of doped amorphous Si:P (or SiGe:P) on the surfaces of a shallow trench isolation (STI) region and the surfaces of contact trench sidewalls.Type: ApplicationFiled: December 26, 2017Publication date: August 13, 2020Applicant: INTEL CORPORATIONInventors: Glenn A. Glass, Anand S. Murthy, Karthik Jambunathan, Cory C. Bomberger, Tahir Ghani, Jack T. Kavalieros, Benjamin Chu-Kung, Seung Hoon Sung, Siddharth Chouksey
-
Publication number: 20200249980Abstract: Examples include techniques for managing high priority (HP) and low priority (LP) write transaction requests by a storage device. An embodiment includes receiving, at a storage controller for a storage device, a write transaction request from a requestor to write data to one or more memory devices in the storage device. When the write transaction request is for a high priority (HP) write, coalescing the write data into a transaction buffer in a memory of the storage device, sending an acknowledgment for the write transaction request to the requestor, and writing the write data into the one or more memory devices. When the write transaction request is for a low priority (LP) write, writing the write data into the one or more memory devices, and then sending an acknowledgment for the write transaction request to the requestor.Type: ApplicationFiled: April 22, 2020Publication date: August 6, 2020Inventors: Bishwajit DUTTA, Sanjeev N. TRIKA, Anand S. RAMALINGAM, Pallav H. GALA
-
Patent number: 10734412Abstract: Techniques are disclosed for backside contact resistance reduction for semiconductor devices with metallization on both sides (MOBS). In some embodiments, the techniques described herein provide methods to recover low contact resistance that would otherwise be present with making backside contacts, thereby reducing or eliminating parasitic external resistance that degrades transistor performance. In some embodiments, the techniques include adding an epitaxial deposition of very highly doped crystalline semiconductor material in backside contact trenches to provide enhanced ohmic contact properties. In some cases, a backside source/drain (S/D) etch-stop layer may be formed below the replacement S/D regions of the one or more transistors formed on the transfer wafer (during frontside processing), such that when backside contact trenches are being formed, the backside S/D etch-stop layer may help stop the backside contact etch process before consuming a portion or all of the S/D material.Type: GrantFiled: July 1, 2016Date of Patent: August 4, 2020Assignee: Intel CorporationInventors: Glenn A. Glass, Anand S. Murthy, Karthik Jambunathan, Chandra S. Mohapatra, Mauro J. Kobrinsky, Patrick Morrow
-
Publication number: 20200227539Abstract: Techniques and mechanisms for providing functionality of a non-planar device which includes a semiconductor body disposed on a dielectric layer and over an underlying subfin region. In an embodiment, the dielectric layer is disposed between, and adjoins each of, a first semiconductor material of the subfin region and a second semiconductor material of semiconductor body. The dielectric layer is an artefact of fabrication processing wherein an epitaxy of the semiconductor body is grown horizontally along a length of the subfin region. During such epitaxial growth, the dielectric layer prevents vertical growth of the second semiconductor material from the subfin region. Moreover, at least a portion of a dummy gate determines a shape of the semiconductor body. In another embodiment, formation of the semiconductor body is preceded by an etching to remove a section of a fin portion which is disposed over the subfin region.Type: ApplicationFiled: January 12, 2018Publication date: July 16, 2020Applicant: Intel CorporationInventors: Gilbert Dewey, Willy Rachmady, Sean Ma, Nicholas Minutillo, Tahir Ghani, Matthew V. Metz, Cheng-Ying Huang, Anand S. Murthy
-
Publication number: 20200220014Abstract: Epitaxial oxide plugs are described for imposing strain on a channel region of a proximate channel region of a transistor. The oxide plugs form epitaxial and coherent contact with one or more source and drain regions adjacent to the strained channel region. The epitaxial oxide plugs can be used to either impart strain to an otherwise unstrained channel region (e.g., for a semiconductor body that is unstrained relative to an underlying buffer layer), or to restore, maintain, or increase strain within a channel region of a previously strained semiconductor body. The epitaxial crystalline oxide plugs have a perovskite crystal structure in some embodiments.Type: ApplicationFiled: September 27, 2017Publication date: July 9, 2020Applicant: Intel CorporationInventors: Karthik Jambunathan, Biswajeet Guha, Anupama Bowonder, Anand S. Murthy, Tahir Ghani
-
Publication number: 20200219774Abstract: Techniques are described for forming strained fins for co-integrated n-MOS and p-MOS devices that include one or more defect trapping layers that prevent defects from migrating into channel regions of the various co-integrated n-MOS and p-MOS devices. A defect trapping layer can include one or more patterned dielectric layers that define aspect ratio trapping trenches. An alternative defect trapping layer can include a superlattice structure of alternating, epitaxially mismatched materials that provides an energetic barrier to the migration of defect. Regardless, the defect trapping layer can prevent dislocations, stacking faults, and other crystallographic defects present in a relaxed silicon germanium layer from migrating into strained n-MOS and p-MOS channel regions grown thereon.Type: ApplicationFiled: September 22, 2017Publication date: July 9, 2020Applicant: Intel CorporationInventors: Karthik Jambunathan, Cory C. Bomberger, Anand S. Murthy
-
Patent number: 10700178Abstract: Techniques are disclosed for forming transistor devices having reduced parasitic contact resistance relative to conventional devices. The techniques can be implemented, for example, using a standard contact stack such as a series of metals on, for example, silicon or silicon germanium (SiGe) source/drain regions. In accordance with one example such embodiment, an intermediate boron doped germanium layer is provided between the source/drain and contact metals to significantly reduce contact resistance. Numerous transistor configurations and suitable fabrication processes will be apparent in light of this disclosure, including both planar and non-planar transistor structures (e.g., FinFETs), as well as strained and unstrained channel structures. Graded buffering can be used to reduce misfit dislocation. The techniques are particularly well-suited for implementing p-type devices, but can be used for n-type devices if so desired.Type: GrantFiled: May 20, 2019Date of Patent: June 30, 2020Assignee: Intel CorporationInventors: Glenn A. Glass, Anand S. Murthy, Tahir Ghani
-
Publication number: 20200203169Abstract: Group III-V semiconductor devices having asymmetric source and drain structures and their methods of fabrication are described. In an example, an integrated circuit structure includes a gallium arsenide layer on a substrate. A channel structure is on the gallium arsenide layer. The channel structure includes indium, gallium and arsenic. A source structure is at a first end of the channel structure and a drain structure is at a second end of the channel structure. The drain structure has a wider band gap than the source structure. A gate structure is over the channel structure.Type: ApplicationFiled: September 28, 2017Publication date: June 25, 2020Inventors: Sean T. MA, Gilbert DEWEY, Willy RACHMADY, Harold W. KENNEL, Cheng-Ying HUANG, Matthew V. METZ, Nicholas G. MINUTILLO, Jack T. KAVALIEROS, Anand S. MURTHY
-
Patent number: 10692973Abstract: Techniques are disclosed for forming germanium (Ge)-rich channel transistors including one or more dopant diffusion barrier elements. The introduction of one or more dopant diffusion elements into at least a portion of a given source/drain (S/D) region helps inhibit the undesired diffusion of dopant (e.g., B, P, or As) into the adjacent Ge-rich channel region. In some embodiments, the elements that may be included in a given S/D region to help prevent the undesired dopant diffusion include at least one of tin and relatively high silicon. Further, in some such embodiments, carbon may also be included to help prevent the undesired dopant diffusion. In some embodiments, the one or more dopant diffusion barrier elements may be included in an interfacial layer between a given S/D region and the Ge-rich channel region and/or throughout at least a majority of a given S/D region. Numerous embodiments, configurations, and variations will be apparent.Type: GrantFiled: April 1, 2017Date of Patent: June 23, 2020Assignee: INTEL CORPORATIONInventors: Glenn A. Glass, Anand S. Murthy, Karthik Jambunathan, Benjamin Chu-Kung, Seung Hoon Sung, Jack T. Kavalieros, Tahir Ghani, Harold W. Kennel
-
Patent number: 10692974Abstract: Techniques are disclosed for deuterium-based passivation of non-planar transistor interfaces. In some cases, the techniques can include annealing an integrated circuit structure including the transistor in a range of temperatures, pressures, and times in an atmosphere that includes deuterium. In some instances, the anneal process may be performed at pressures of up to 50 atmospheres to increase the amount of deuterium that penetrates the integrated circuit structure and reaches the interfaces to be passivated. Interfaces to be passivated may include, for example, an interface between the transistor conductive channel and bordering transistor gate dielectric and/or an interface between sub-channel semiconductor and bordering shallow trench isolation oxides.Type: GrantFiled: September 18, 2015Date of Patent: June 23, 2020Assignee: INTEL CORPORATIONInventors: Prashant Majhi, Glenn A. Glass, Anand S. Murthy, Tahir Ghani, Aravind S. Killampalli, Mark R. Brazier, Jaya P. Gupta
-
Patent number: 10686482Abstract: A metal chassis for a mobile device is configured to transmit a signal of a wavelength. A first side of the chassis faces the inside of the mobile device and includes a first aperture that has a dimension that comprises a first subwavelength width of a slot in the chassis. A second side of the chassis faces free space and includes a second aperture that has a dimension that comprises a second subwavelength width of the slot in the chassis. A channel connects the first aperture and the second aperture. The slot has a length dimension and the channel may be centered along the length dimension. The channel is configured to support a transverse electromagnetic mode for propagation of the signal from the first aperture through the channel to the second aperture. As a part of a mobile device the chassis acts as a secondary radiator for the mobile device.Type: GrantFiled: December 21, 2016Date of Patent: June 16, 2020Assignee: Intel CorporationInventors: Yaniv Michaeli, Menashe Soffer, Omer Asaf, Ana M. Yepes, Manish A. Hiranandani, Anand S. Konanur
-
Publication number: 20200185501Abstract: Disclosed herein are tri-gate and all-around-gate transistor arrangements, and related methods and devices. For example, in some embodiments, a transistor arrangement may include a channel material disposed over a substrate; a gate electrode of a first tri-gate or all-around-gate transistor, disposed over a first part of the channel material; and a gate electrode of a second tri-gate or all-around-gate transistor, disposed over a second part of the channel material. The transistor arrangement may further include a device isolation structure made of a fixed charge dielectric material disposed over a third part of the channel material, the third part being between the first part and the second part of the channel material.Type: ApplicationFiled: December 1, 2016Publication date: June 11, 2020Applicant: Intel CorporationInventors: Sean T. Ma, Willy Rachmady, Gilbert W. Dewey, Aaron D. Lilak, Justin R. Weber, Harold W. Kennel, Cheng-Ying Huang, Matthew V. Metz, Jack T. Kavalieros, Anand S. Murthy, Tahir Ghani
-
Patent number: 10673487Abstract: The disclosure relates generally to method, system and apparatus to optimize wireless charging to identify a proximal Near-Field Communication (NFC) tag and prevent damage by a magnetic wireless charging field. The disclosed embodiment provide different methods for NFC tag detection without impacting A4WP wireless charging. In an exemplary method, dedicated NFC reader is used to interleave the NFC and A4WP signals on the same coil. In one implementation the signals are frequency-multiplexed. In another implementation, the signals are time-multiplexed.Type: GrantFiled: September 23, 2015Date of Patent: June 2, 2020Assignee: Intel CorporationInventors: Jie Gao, Songnan Yang, Anand S. Konanur, Xintian Lin, Ulun Karacaoglu
-
Publication number: 20200161440Abstract: An apparatus is provided which comprises: a semiconductor region on a substrate, a gate stack on the semiconductor region, a source region comprising doped semiconductor material on the substrate adjacent a first side of the semiconductor region, a drain region comprising doped semiconductor material on the substrate adjacent a second side of the semiconductor region, a substantially conformal semiconductor layer over a surface of a recess in the source region, and a metal over the conformal layer substantially filling the recess in the source region. Other embodiments are also disclosed and claimed.Type: ApplicationFiled: June 30, 2017Publication date: May 21, 2020Applicant: Intel CorporationInventors: Ritesh Jhaveri, Pratik A. Patel, Ralph T. Troeger, Szuya S. Liao, Karthik Jambunathan, Scott J. Maddox, Kai Loon Cheong, Anand S. Murthy