Patents by Inventor Anand S

Anand S has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10546858
    Abstract: Monolithic finFETs including a majority carrier channel in a first III-V compound semiconductor material disposed on a second III-V compound semiconductor. While a mask, such as a sacrificial gate stack, is covering the channel region, a source of an amphoteric dopant is deposited over exposed fin sidewalls and diffused into the first III-V compound semiconductor material. The amphoteric dopant preferentially activates as a donor within the first III-V material and an acceptor with the second III-V material, providing transistor tip doping with a p-n junction between the first and second III-V materials. A lateral spacer is deposited to cover the tip portion of the fin. Source/drain regions in regions of the fin not covered by the mask or spacer electrically couple to the channel through the tip region. The channel mask is replaced with a gate stack.
    Type: Grant
    Filed: June 27, 2015
    Date of Patent: January 28, 2020
    Assignee: Intel Corporation
    Inventors: Jack T. Kavalieros, Chandra S. Mohapatra, Anand S. Murthy, Willy Rachmady, Matthew V. Metz, Gilbert Dewey, Tahir Ghani, Harold W. Kennel
  • Patent number: 10541334
    Abstract: Techniques are disclosed for improved integration of germanium (Ge)-rich p-MOS source/drain contacts to, for example, reduce contact resistance. The techniques include depositing the p-type Ge-rich layer directly on a silicon (Si) surface in the contact trench location, because Si surfaces are favorable for deposition of high quality conductive Ge-rich materials. In one example method, the Ge-rich layer is deposited on a surface of the Si substrate in the source/drain contact trench locations, after removing a sacrificial silicon germanium (SiGe) layer previously deposited in the source/drain locations. In another example method, the Ge-rich layer is deposited on a Si cladding layer in the contact trench locations, where the Si cladding layer is deposited on a functional p-type SiGe layer. In some cases, the Ge-rich layer comprises at least 50% Ge (and may contain tin (Sn) and/or Si) and is boron (B) doped at levels above 1E20 cm?3.
    Type: Grant
    Filed: November 26, 2018
    Date of Patent: January 21, 2020
    Assignee: INTEL CORPORATION
    Inventors: Glenn A. Glass, Anand S. Murthy, Tahir Ghani, Ying Pang, Nabil G. Mistkawi
  • Patent number: 10535735
    Abstract: Techniques are disclosed for forming transistor devices having reduced parasitic contact resistance relative to conventional devices. The techniques can be implemented, for example, using a standard contact stack such as a series of metals on, for example, silicon or silicon germanium (SiGe) source/drain regions. In accordance with one example such embodiment, an intermediate boron-doped germanium-tin alloy layer is provided between the source/drain and contact metals to significantly reduce contact resistance. Numerous transistor configurations and suitable fabrication processes will be apparent in light of this disclosure, including both planar and non-planar transistor structures (e.g., FinFETs and nanowire transistors). The techniques are particularly well-suited for implementing p-type devices, but can be used for n-type devices if so desired.
    Type: Grant
    Filed: June 29, 2012
    Date of Patent: January 14, 2020
    Assignee: Intel Corporation
    Inventors: Glenn A. Glass, Anand S. Murthy
  • Patent number: 10528462
    Abstract: A machine readable storage medium containing program code that when processed by a processor causes a method to be performed a method is described. The method includes executing a wear leveling routine by servicing cold data from a first queue in a non volatile storage device to write the cold data. The method also includes executing a garbage collection routing by servicing valid data from a second queue in the non volatile storage device to write the valid data. The method also includes servicing host write data from a third queue in the non volatile storage device to write the host write data wherein the first queue remains fixed and is serviced at a constant rate so that a runtime size of the third queue is not substantially affected by the wear leveling routine.
    Type: Grant
    Filed: September 26, 2016
    Date of Patent: January 7, 2020
    Assignee: Intel Corporation
    Inventor: Anand S. Ramalingam
  • Patent number: 10528463
    Abstract: Technologies for combining logical-to-physical address updates include a data storage device. The data storage device includes a non-volatile memory to store data and a logical to physical (L2P) table indicative of logical addresses and associated physical addresses of the data. Additionally, the data storage device includes a volatile memory to store one or more bins. Each bin is indicative of a subset of entries in the L2P table. Further, the data storage device includes a controller to allocate a bin in the volatile memory, write a plurality of updates to a subset of entries of the L2P table to the bin, and write the bin to the L2P table in a single write operation. Other embodiments are also described and claimed.
    Type: Grant
    Filed: September 28, 2016
    Date of Patent: January 7, 2020
    Assignee: Intel Corporation
    Inventors: Peng Li, Anand S. Ramalingam, William K. Lui, Sanjeev N. Trika
  • Patent number: 10529808
    Abstract: An apparatus including a transistor device on a substrate including an intrinsic layer including a channel; a source and a drain on opposite sides of the channel; and a diffusion barrier between the intrinsic layer and each of the source and the drain, the diffusion barrier including a conduction band energy that is less than a conduction band energy of the channel and greater than a material of the source and drain. A method including defining an area of an intrinsic layer on a substrate for a channel of a transistor device; forming a diffusion barrier layer in an area defined for a source and a drain; and forming a source on the diffusion barrier layer in the area defined for the source and forming a drain in the area defined for the drain.
    Type: Grant
    Filed: April 1, 2016
    Date of Patent: January 7, 2020
    Assignee: Intel Corporation
    Inventors: Chandra S. Mohapatra, Harold W. Kennel, Glenn A. Glass, Will Rachmady, Gilbert Dewey, Jack T. Kavalieros, Anand S. Murthy, Tahir Ghani, Matthew V. Metz, Sean T. Ma
  • Publication number: 20200006229
    Abstract: Techniques are disclosed for forming transistor devices having reduced interfacial resistance in a local interconnect. The local interconnect can be a material having similar composition to that of the source/drain material. That composition can be a metal alloy of a group IV element such as nickel germanide. The local interconnect of the semiconductor integrated circuit can function in the absence of barrier and liner layers. The devices can be used on MOS transistors including PMOS transistors.
    Type: Application
    Filed: October 28, 2016
    Publication date: January 2, 2020
    Applicant: INTEL CORPORATION
    Inventors: SEUNG HOON SUNG, GLENN A. GLASS, VAN H. LE, ASHISH AGRAWAL, BENJAMIN CHU-KUNG, ANAND S. MURTHY, JACK T. KAVALIEROS
  • Publication number: 20200006329
    Abstract: Stacked transistor structures having a conductive interconnect between source/drain regions of upper and lower transistors. In some embodiments, the interconnect is provided, at least in part, by highly doped epitaxial material deposited in the upper transistor's source/drain region. In such cases, the epitaxial material seeds off of an exposed portion of semiconductor material of or adjacent to the upper transistor's channel region and extends downward into a recess that exposes the lower transistor's source/drain contact structure. The epitaxial source/drain material directly contacts the lower transistor's source/drain contact structure, to provide the interconnect. In other embodiments, the epitaxial material still seeds off the exposed semiconductor material of or proximate to the channel region and extends downward into the recess, but need not contact the lower contact structure.
    Type: Application
    Filed: June 29, 2018
    Publication date: January 2, 2020
    Applicant: INTEL CORPORATION
    Inventors: AARON D. LILAK, GILBERT DEWEY, CHENG-YING HUANG, CHRISTOPHER JEZEWSKI, EHREN MANNEBACH, RISHABH MEHANDRU, PATRICK MORROW, ANAND S. MURTHY, ANH PHAN, WILLY RACHMADY
  • Publication number: 20200006488
    Abstract: Integrated circuit structures including a buried etch-stop layer to help control transistor source/drain depth are provided herein. The buried etch-stop layer addresses the issue of the source/drain etch (or epi-undercut (EUC) etch) going below the bottom of the active height of the channel region, as such an issue can result in un-controlled sub-fin leakage that causes power consumption degradation and other undesired performance issues. The buried etch-stop layer is formed below the channel material, such as in the epitaxial stack that includes the channel material, and acts to slow the removal of material after the channel material has been removed when etching to form the source/drain trenches. In other words, the buried etch-stop layer includes different material from the channel material that can be etched, for at least one given etchant, at a relatively slower rate than the channel material to help control the source/drain trench depth.
    Type: Application
    Filed: June 27, 2018
    Publication date: January 2, 2020
    Applicant: INTEL CORPORATION
    Inventors: RISHABH MEHANDRU, BISWAJEET GUHA, ANUPAMA BOWONDER, ANAND S. MURTHY, TAHIR GHANI, STEPHEN M. CEA
  • Publication number: 20200006501
    Abstract: Solid-state assemblies including dielectric lining layers having localized charges are provided. Processes to form the solid-state assemblies also are provided. The solid-state assemblies can included in CMOS transistors, where first dielectric lining layers having localized charges of positive polarity can be adjacent to the PMOS member and a second dielectric lining layers having localized charges of positive polarity can be adjacent to an NMOS member. The first dielectric lining layers can be adjacent to a first gate electrode of the CMOS transistor, and the second dielectric lining can be adjacent to a second gate electrode of the CMOS transistor. The first dielectric lining layers and the second dielectric lining layers can improve, at least in part, the performance of the CMOS transistor by attracting mobile carriers into respective transport channels of the PMOS member and the NMOS member.
    Type: Application
    Filed: March 31, 2017
    Publication date: January 2, 2020
    Applicant: Intel Corporation
    Inventors: Willy Rachmady, Sean T. Ma, Matthew V. Metz, Nicholas G. Minutillo, Cheng-Ying Huang, Dewey Gilbert, Jack T. Kavalieros, Anand S. Murthy, Tahir Ghani
  • Publication number: 20200006510
    Abstract: In various embodiments, the disclosure describes transistors having non-vertical gates. In one embodiment, the non-vertical gates can have a curved or wide angle gate in order to reduce the electric field crowing on the drain side of the gate edge and/or portions having corners and thereby reduce leakage current in the transistor. In one embodiment, the non-vertical gate can be generated by one or more etching steps (for example, isotropic etching steps) of an underlying channel during the fabrication of a transistor having the non-vertical gate. In one embodiment, the non-vertical gate can be generated by one or more directional etching steps that may expose various facets having predetermined orientations of a source and/or drain associated with the transistor.
    Type: Application
    Filed: March 31, 2017
    Publication date: January 2, 2020
    Applicant: Intel Corporation
    Inventors: Cheng-Ying Huang, Sean T. Ma, Willy Rachmady, Gilbert Dewey, Matthew V. Metz, Harold W. Kennel, Jack T. Kavalieros, Anand S. Murthy, Tahir Ghani
  • Patent number: 10516021
    Abstract: Techniques are disclosed for fabricating semiconductor transistor devices configured with a sub-fin insulation layer that reduces parasitic leakage (i.e., current leakage through a portion of an underlying substrate between a source region and a drain region associated with a transistor). The parasitic leakage is reduced by fabricating transistors with a sacrificial layer in a sub-fin region of the substrate below at least a channel region of the fin. During processing, the sacrificial layer in the sub-fin region is removed and replaced, either in whole or in part, with a dielectric material. The dielectric material increases the electrical resistivity of the substrate between corresponding source and drain portions of the fin, thus reducing parasitic leakage.
    Type: Grant
    Filed: December 24, 2015
    Date of Patent: December 24, 2019
    Assignee: INTEL CORPORATION
    Inventors: Glenn A. Glass, Karthik Jambunathan, Anand S. Murthy, Chandra S. Mohapatra, Seiyon Kim, Jun Sung Kang
  • Patent number: 10510848
    Abstract: Techniques are disclosed for reducing off-state leakage of fin-based transistors through the use of a sub-fin passivation layer. In some cases, the techniques include forming sacrificial fins in a bulk silicon substrate and depositing and planarizing shallow trench isolation (STI) material, removing and replacing the sacrificial silicon fins with a replacement material (e.g., SiGe or III-V material), removing at least a portion of the STI material to expose the sub-fin areas of the replacement fins, applying a passivating layer/treatment/agent to the exposed sub-fins, and re-depositing and planarizing additional STI material. Standard transistor forming processes can then be carried out to complete the transistor device. The techniques generally provide the ability to add arbitrary passivation layers for structures that are grown in STI-based trenches. The passivation layer inhibits sub-fin source-to-drain (and drain-to-source) current leakage.
    Type: Grant
    Filed: June 24, 2015
    Date of Patent: December 17, 2019
    Assignee: Intel Corporation
    Inventors: Glenn A. Glass, Ying Pang, Anand S. Murthy, Tahir Ghani, Karthik Jambunathan
  • Patent number: 10503939
    Abstract: The disclosure generally relates to a method and apparatus for energy harvest from a proximity coupling device (PCD) by a proximity integrated circuit card. In one embodiment, the PICC includes an integrated BLE. The BLE may be exclusively charged by the external magnetic field received from the PCD. The PCD may be configured to detect when the PICC is nearby and increase its duty cycle to thereby increase the magnetic field imposed on the PICC. The PICC may include circuitry to receive and convert the magnetic field to electric potential or voltage. The voltage may be store at a capacitor for BLE's usage.
    Type: Grant
    Filed: December 24, 2014
    Date of Patent: December 10, 2019
    Assignee: Intel Corporation
    Inventors: Jie Gao, Xintian E. Lin, Anand S. Konanur, Ulun Karacaoglu
  • Patent number: 10497814
    Abstract: Semiconductor devices including a subfin including a first III-V semiconductor alloy and a channel including a second III-V semiconductor alloy are described. In some embodiments the semiconductor devices include a substrate including a trench defined by at least two trench sidewalls, wherein the first III-V semiconductor alloy is deposited on the substrate within the trench and the second III-V semiconductor alloy is epitaxially grown on the first III-V semiconductor alloy. In some embodiments, a conduction band offset between the first III-V semiconductor alloy and the second III-V semiconductor alloy is greater than or equal to about 0.3 electron volts. Methods of making such semiconductor devices and computing devices including such semiconductor devices are also described.
    Type: Grant
    Filed: December 23, 2014
    Date of Patent: December 3, 2019
    Assignee: INTEL CORPORATION
    Inventors: Harold W. Kennel, Matthew V. Metz, Willy Rachmady, Gilbert Dewey, Chandra S. Mohapatra, Anand S. Murthy, Jack T. Kavalieros, Tahir Ghani
  • Publication number: 20190355721
    Abstract: Techniques are disclosed for forming transistors employing non-selective deposition of source and drain (S/D) material. Non-selectively depositing S/D material provides a multitude of benefits over only selectively depositing the S/D material, such as being able to attain relatively higher dopant activation, steeper dopant profiles, and better channel strain, for example.
    Type: Application
    Filed: March 30, 2017
    Publication date: November 21, 2019
    Applicant: INTEL CORPORATION
    Inventors: KARTHIK JAMBUNATHAN, SCOTT J. MADDOX, RITESH JHAVERI, PRATIK A. PATEL, SZUYA S. LIAO, ANAND S. MURTHY, TAHIR GHANI
  • Patent number: 10483353
    Abstract: Techniques are disclosed for forming transistor structures including tensile-strained germanium (Ge) channel material. The transistor structures may be used for either or both of n-type and p-type transistor devices, as tensile-strained Ge has very high carrier mobility properties suitable for both types. Thus, a simplified CMOS integration scheme may be achieved by forming n-MOS and p-MOS devices included in the CMOS device using the techniques described herein. In some cases, the tensile-strained Ge may be achieved by epitaxially growing the Ge material on a group III-V material having a lattice constant that is higher than that of Ge and/or by applying a macroscopic 3-point bending to the die on which the transistor is formed. The techniques may be used to form transistors having planar or non-planar configurations, such as finned configurations (e.g., finFET or tri-gate) or gate-all-around (GAA) configurations (including at least one nanowire).
    Type: Grant
    Filed: December 24, 2015
    Date of Patent: November 19, 2019
    Assignee: INTEL CORPORATION
    Inventors: Chandra S. Mohapatra, Glenn A. Glass, Anand S. Murthy, Karthik Jambunathan, Willy Rachmady, Gilbert Dewey, Tahir Ghani, Jack T. Kavalieros
  • Publication number: 20190348415
    Abstract: Techniques are disclosed for forming transistors employing a source/drain (S/D) cap layer for Ge-rich S/D regions to, e.g., help suppress contact metal piping. Contact metal piping occurs when metal material from the S/D contact region diffuses into the channel region, which can lead to a reduction of the effective gate length and can even cause device shorting/failure. The S/D cap layer includes silicon (Si) and/or carbon (C) to help suppress the continuous reaction of contact metal material with the Ge-rich S/D material (e.g., Ge or SiGe with at least 50% Ge concentration by atomic percentage), thereby reducing or preventing the diffusion of metal from the S/D contact region into the channel region as subsequent processing occurs. In addition, the Si and/or C-based S/D cap layer is more selective to contact trench etch than the doped Ge-rich material included in the S/D region, thereby increasing controllability during contact trench etch processing.
    Type: Application
    Filed: March 30, 2017
    Publication date: November 14, 2019
    Applicant: INTEL CORPORATION
    Inventors: SEUNG HOON SUNG, GLENN A. GLASS, HAROLD W. KENNEL, ASHISH AGRAWAL, VAN H. LE, BENJAMIN CHU-KUNG, SIDDHARTH CHOUKSEY, ANAND S. MURTHY, JACK T. KAVALIEROS, TAHIR GHANI
  • Publication number: 20190348501
    Abstract: Techniques are disclosed for forming germanium (Ge)-rich channel transistors including a carbon-based dopant diffusion barrier. As can be understood based on this disclosure, the introduction of carbon into at least a portion of a given source/drain (S/D) region helps inhibit the diffusion of dopant (e.g., B, P, or As) into the adjacent Ge-rich channel region. The carbon may be: included in an interfacial layer located between a given S/D region and its corresponding Ge-rich channel region, where that interfacial layer acts as a dopant diffusion barrier layer to help prevent dopant included in the bulk S/D material from diffusing into the Ge-rich channel region; included as an alloying element in the bulk S/D material, such that carbon is included throughout at least a majority of a given S/D region; or utilized in a combination of the two aforementioned approaches. Numerous embodiments, configurations, and variations will be apparent.
    Type: Application
    Filed: April 1, 2017
    Publication date: November 14, 2019
    Applicant: Intel Corporation
    Inventors: GLENN A. GLASS, ANAND S. MURTHY, TAHIR GHANI
  • Publication number: 20190348500
    Abstract: Techniques are disclosed for forming germanium (Ge)-rich channel transistors including one or more dopant diffusion barrier elements. The introduction of one or more dopant diffusion elements into at least a portion of a given source/drain (S/D) region helps inhibit the undesired diffusion of dopant (e.g., B, P, or As) into the adjacent Ge-rich channel region. In some embodiments, the elements that may be included in a given S/D region to help prevent the undesired dopant diffusion include at least one of tin and relatively high silicon. Further, in some such embodiments, carbon may also be included to help prevent the undesired dopant diffusion. In some embodiments, the one or more dopant diffusion barrier elements may be included in an interfacial layer between a given S/D region and the Ge-rich channel region and/or throughout at least a majority of a given S/D region. Numerous embodiments, configurations, and variations will be apparent.
    Type: Application
    Filed: April 1, 2017
    Publication date: November 14, 2019
    Applicant: Intel Corporation
    Inventors: Glenn A. GLASS, Anand S. MURTHY, Karthik JAMBUNATHAN, Benjamin CHU-KUNG, Seung Hoon SUNG, Jack T. KAVALIEROS, Tahir GHANI, Harold W. KENNEL