Patents by Inventor Ananda H. Kumar

Ananda H. Kumar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110186117
    Abstract: A method for fabricating a photovoltaic (PV) cell panel wherein all PV cells are formed simultaneously on a two-dimensional array of monocrystalline silicon mother wafers affixed to a susceptor is disclosed. Porous silicon separation layers are anodized in the surfaces of the mother wafers. The porous film is then smoothed to form a suitable surface for epitaxial film growth. An epitaxial reactor is used to grow n- and p-type films forming the PV cell structures. A glass/ceramic handling layer is then formed on the PV cell structures. The PV cell structures with handling layers are then exfoliated from the mother wafer. The array of mother wafers may be reused multiple times, thereby reducing materials costs for the completed solar panels. The glass/ceramic handling layers provide structural integrity to the thin epitaxial solar cells during the separation process and subsequent handling.
    Type: Application
    Filed: April 23, 2010
    Publication date: August 4, 2011
    Inventors: Ananda H. Kumar, Tirunelveli S. Ravi, Vidyut Gopal
  • Publication number: 20110155580
    Abstract: Multi-layer microscale or mesoscale structures are fabricated with adhered layers (e.g. layers that are bonded together upon deposition of successive layers to previous layers) and are then subjected to a heat treatment operation that enhances the interlayer adhesion significantly. The heat treatment operation is believed to result in diffusion of material across the layer boundaries and associated enhancement in adhesion (i.e. diffusion bonding). Interlayer adhesion and maybe intra-layer cohesion may be enhanced by heat treating in the presence of a reducing atmosphere that may help remove weaker oxides from surfaces or even from internal portions of layers.
    Type: Application
    Filed: February 7, 2011
    Publication date: June 30, 2011
    Inventors: Gang Zhang, Adam L. Cohen, Michael S. Lockard, Ananda H. Kumar, Ezekiel J. J. Kruglick, Kieun Kim
  • Publication number: 20110147223
    Abstract: Electrochemical fabrication processes and apparatus for producing single layer or multi-layer structures where each layer includes the deposition of at least two materials and wherein the formation of at least some layers includes operations for reducing stress and/or curvature distortion when the structure is released from a sacrificial material which surrounded it during formation and possibly when released from a substrate on which it was formed. Six primary groups of embodiments are presented which are divide into eleven primary embodiments. Some embodiments attempt to remove stress to minimize distortion while others attempt to balance stress to minimize distortion.
    Type: Application
    Filed: January 14, 2011
    Publication date: June 23, 2011
    Inventors: Ananda H. Kumar, Jorge Sotelo Alberran, Adam L. Cohen, Kieun Kim, Michael S. Lockard, Uri Frodis, Dennis R. Smalley
  • Publication number: 20110132767
    Abstract: Some embodiments of the invention are directed to electrochemical fabrication methods for forming structures or devices (e.g. microprobes for use in die level testing of semiconductor devices) from a core material and a shell or coating material that partially coats the surface of the structure. Other embodiments are directed to electrochemical fabrication methods for producing structures or devices (e.g. microprobes) from a core material and a shell or coating material that completely coats the surface of each layer from which the probe is formed including interlayer regions. Additional embodiments of the invention are directed to electrochemical fabrication methods for forming structures or devices (e.g. microprobes) from a core material and a shell or coating material wherein the coating material is located around each layer of the structure without locating the coating material in inter-layer regions.
    Type: Application
    Filed: October 18, 2010
    Publication date: June 9, 2011
    Inventors: Ming Ting Wu, Rulon Joseph Larsen, III, Young Kim, Kieun Kim, Adam L. Cohen, Ananda H. Kumar, Michael S. Lockard, Dennis R. Smalley
  • Patent number: 7878385
    Abstract: Embodiments of invention are directed to the formation of microprobes (i.e. compliant electrical or electronic contact elements) on a temporary substrate, dicing individual probe arrays, and then transferring the arrays to space transformers or other permanent substrates. Some embodiments of the invention transfer probes to permanent substrates prior to separating the probes from a temporary substrate on which the probes were formed while other embodiments do the opposite. Some embodiments, remove sacrificial material prior to transfer while other embodiments remove sacrificial material after transfer. Some embodiments are directed to the bonding of first and second electric components together using one or more solder bumps with enhanced aspect ratios (i.e. height to width ratios) obtained as a result of surrounding the bumps at least in part with rings of a retention material. The retention material may act be a solder mask material.
    Type: Grant
    Filed: October 30, 2007
    Date of Patent: February 1, 2011
    Assignee: Microfabrica Inc.
    Inventors: Ananda H. Kumar, Ezekiel J. J. Kruglick, Adam L. Cohen, Kieun Kim, Gang Zhang, Richard T. Chen, Christopher A. Bang, Vacit Arat, Michael S. Lockard, Uri Frodis, Pavel B. Lembrikov, Jeffrey A. Thompson
  • Publication number: 20100239937
    Abstract: A solid oxide fuel cell (SOFC) stack includes a plurality of SOFCs, and a plurality of interconnects, each interconnect containing a conductive perovskite layer on an air side of the interconnect. The stack in internally manifolded for fuel and the conductive perovskite layer on each interconnect is not exposed in the fuel inlet riser. The SOFC electrolyte has a smaller roughness in regions adjacent to the fuel inlet and fuel outlet openings in the electrolyte than under the cathode or anode electrodes.
    Type: Application
    Filed: March 19, 2010
    Publication date: September 23, 2010
    Inventors: Martin Janousek, Tad Armstrong, Dien Nguyen, Ananda H. Kumar
  • Publication number: 20100155253
    Abstract: Embodiments of the present invention are directed to the formation of microprobe tips elements having a variety of configurations. In some embodiments tips are formed from the same building material as the probes themselves, while in other embodiments the tips may be formed from a different material and/or may include a coating material. In some embodiments, the tips are formed before the main portions of the probes and the tips are formed in proximity to or in contact with a temporary substrate.
    Type: Application
    Filed: December 4, 2009
    Publication date: June 24, 2010
    Inventors: Kieun Kim, Adam L. Cohen, Willa M. Larsen, Richard T. Chen, Ananda H. Kumar, Ezekiel J. J. Kruglick, Vacit Arat, Gang Zhang, Michael S. Lockard, Christopher A. Bang
  • Publication number: 20100159344
    Abstract: A fuel cell stack includes a plurality of fuel cells, a plurality of interconnects, and a plurality of seal members, wherein the plurality of seal members comprises one or more first seal members and one or more additional seal members, where the one or more first seal members form a protective barrier between the reducing environment contained with the fuel cell stack and the remaining seal members.
    Type: Application
    Filed: December 7, 2009
    Publication date: June 24, 2010
    Inventors: Matthias Gottmann, Stephen Couse, Tad Armstrong, Emad El Batawi, Martin Janousek, Ananda H. Kumar
  • Publication number: 20100119917
    Abstract: A seal composition includes a first alkaline earth metal oxide, a second alkaline earth metal oxide which is different from the first alkaline earth metal oxide, aluminum oxide, and silica in an amount such that molar percent of silica in the composition is at least five molar percent greater than two times a combined molar percent of the first alkaline earth metal oxide and the second alkaline earth metal oxide. The composition is substantially free of boron oxide and phosphorus oxide. The seal composition forms a glass ceramic seal which includes silica containing glass cores located in a crystalline matrix comprising barium aluminosilicate, and calcium aluminosilicate crystals located in the glass cores.
    Type: Application
    Filed: November 12, 2008
    Publication date: May 13, 2010
    Inventors: Ananda H. Kumar, Dien Nguyen, Martin Janousek, Tad Armstrong
  • Publication number: 20100090339
    Abstract: This document describes the fabrication and use of multilayer ceramic substrates, having one or more levels of internal thick film metal conductor patterns, wherein any or all of the metal vias intersecting one or both of the major surface planes of the substrates, extend out of the surface to be used for making flexible, temporary or permanent interconnections, to terminals of an electronic component. Such structures are useful for wafer probing, and for packaging, of semiconductor devices. In some embodiments, such structures are shown to be useful for simultaneously testing multiple devices on a semiconductor wafer, or for assembling multiple substrates on to a wafer, to accomplish both testing and packaging of the dies on the wafer. In yet another embodiment of the invention, single or multilevel ceramic interconnect structures with thick film metal conductors, are fabricated right on the product wafer to facilitate economical testing and packaging of the dies on the wafer.
    Type: Application
    Filed: September 11, 2009
    Publication date: April 15, 2010
    Inventors: Ananda H. Kumar, Ashish Asthana, Farooq Quadri
  • Publication number: 20100068837
    Abstract: This document describes the fabrication and use of multilayer ceramic substrates, having one or more levels of internal thick film metal conductor patterns, wherein any or all of the metal vias intersecting one or both of the major surface planes of the substrates, extend out of the surface to be used for making flexible, temporary or permanent interconnections, to terminals of an electronic component. Such structures are useful for wafer probing, and for packaging, of semiconductor devices. In some embodiments, such structures are shown to be useful for simultaneously testing multiple devices on a semiconductor wafer, or for assembling multiple substrates on to a wafer, to accomplish both testing and packaging of the dies on the wafer. In yet another embodiment of the invention, single or multilevel ceramic interconnect structures with thick film metal conductors, are fabricated right on the product wafer to facilitate economical testing and packaging of the dies on the wafer.
    Type: Application
    Filed: September 11, 2009
    Publication date: March 18, 2010
    Inventors: Ananda H. Kumar, Ashish Asthana, Farooq Quadri
  • Publication number: 20100051466
    Abstract: Electrochemical fabrication processes and apparatus for producing multi-layer structures where each layer includes the deposition of at least two materials and wherein the formation of at least some layers including operations for providing coatings of dielectric material that isolate at least portions of a first conductive material from (1) other portions of the first conductive material, (2) a second conductive material, or (3) another dielectric material, and wherein the thickness of the dielectric coatings are thin compared to the thicknesses of the layers used in forming the structures. In some preferred embodiments, portions of each individual layer are encapsulated by dielectric material while in other embodiments only boundaries between distinct regions of materials are isolated from one another by dielectric barriers.
    Type: Application
    Filed: July 21, 2009
    Publication date: March 4, 2010
    Applicant: Microfabrica Inc.
    Inventors: Dennis R. Smalley, Adam L. Cohen, Ananda H. Kumar, Michael S. Lockard
  • Patent number: 7670688
    Abstract: An erosion-resistant article for use as a component in plasma process chamber. The erosion-resistant article comprises a support and an oxide coating comprising yttrium, which is disposed over the support. The support and the oxide coating preferably have material compositions that differ from one another in coefficient of thermal expansion by no more than 5×10?6/K. Preferred oxide coating compositions include yttria and yttrium aluminum garnet. Preferred supports include alumina supports and aluminum-silicon carbide supports.
    Type: Grant
    Filed: June 25, 2001
    Date of Patent: March 2, 2010
    Assignee: Applied Materials, Inc.
    Inventors: Tony S. Kaushal, You Wang, Ananda H. Kumar
  • Publication number: 20090320990
    Abstract: Some embodiments of the invention are directed to the electrochemical fabrication of microprobes which are formed from a core material and a material that partially coats the surface of the probe. Other embodiments are directed to the electrochemical fabrication of microprobes which are formed from a core material and a material that completely coats the surface of each layer from which the probe is formed including interlayer regions. These first two groups of embodiments incorporate both the core material and the coating material during the formation of each layer. Still other embodiments are directed to the electrochemical fabrication of microprobe arrays that are partially encapsulated by a dielectric material during a post layer formation coating process. In even further embodiments, the electrochemical fabrication of microprobes from two or more materials may occur by incorporating a coating material around each layer of the structure without locating the coating material in inter-layer regions.
    Type: Application
    Filed: April 28, 2009
    Publication date: December 31, 2009
    Inventors: Adam L. Cohen, Ananda H. Kumar, Michael S. Lockard, Dennis R. Smalley
  • Publication number: 20090227063
    Abstract: A method for fabricating a photovoltaic (PV) cell panel wherein all PV cells are formed simultaneously on a two-dimensional array of monocrystalline silicon mother wafers affixed to a susceptor is disclosed. Porous silicon separation layers are anodized in the surfaces of the mother wafers. The porous film is then smoothed to form a suitable surface for epitaxial film growth. An epitaxial reactor is used to grow n- and p-type films forming the PV cell structures. Contacts to the n- and p-layers are deposited, followed by gluing of a glass layer to the PV cell array. The porous silicon film is then separated by exfoliation in a peeling motion across all the cells attached together above, followed by attaching a strengthening layer on the PV cell array. The array of mother wafers may be reused multiple times, thereby reducing materials costs for the completed solar panels.
    Type: Application
    Filed: March 6, 2009
    Publication date: September 10, 2009
    Applicant: Crystal Solar, Inc.
    Inventors: Tirunelveli S. Ravi, Ananda H. Kumar, Ashish Asthana
  • Patent number: 7531077
    Abstract: Some embodiments of the invention are directed to the electrochemical fabrication of microprobes which are formed from a core material and a material that partially coats the surface of the probe. Other embodiments are directed to the electrochemical fabrication of microprobes which are formed from a core material and a material that completely coats the surface of each layer from which the probe is formed including interlayer regions. These first two groups of embodiments incorporate both the core material and the coating material during the formation of each layer. Still other embodiments are directed to the electrochemical fabrication of microprobe arrays that are partially encapsulated by a dielectric material during a post layer formation coating process. In even further embodiments, the electrochemical fabrication of microprobes from two or more materials may occur by incorporating a coating material around each layer of the structure without locating the coating material in inter-layer regions.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: May 12, 2009
    Assignee: Microfabrica Inc.
    Inventors: Adam L. Cohen, Ananda H. Kumar, Michael S. Lockard, Dennis R. Smalley
  • Publication number: 20090065142
    Abstract: Multi-layer microscale or mesoscale structures are fabricated with adhered layers (e.g. layers that are bonded together upon deposition of successive layers to previous layers) and are then subjected to a heat treatment operation that enhances the interlayer adhesion significantly. The heat treatment operation is believed to result in diffusion of material across the layer boundaries and associated enhancement in adhesion (i.e. diffusion bonding). Interlayer adhesion and maybe intra-layer cohesion may be enhanced by heat treating in the presence of a reducing atmosphere that may help remove weaker oxides from surfaces or even from internal portions of layers.
    Type: Application
    Filed: September 8, 2008
    Publication date: March 12, 2009
    Inventors: Gang Zhang, Adam L. Cohen, Michael S. Lockard, Ananda H. Kumar, Ezekiel J. J. Kruglick, Kieun Kim
  • Publication number: 20090020433
    Abstract: Electrochemical fabrication methods for forming single and multilayer mesoscale and microscale structures are disclosed which include the use of diamond machining (e.g. fly cutting or turning) to planarize layers. Some embodiments focus on systems of sacrificial and structural materials which are useful in Electrochemical fabrication and which can be diamond machined with minimal tool wear (e.g. Ni—P and Cu, Au and Cu, Cu and Sn, Au and Cu, Au and Sn, and Au and Sn—Pb), where the first material or materials are the structural materials and the second is the sacrificial material). Some embodiments focus on methods for reducing tool wear when using diamond machining to planarize structures being electrochemically fabricated using difficult-to-machine materials (e.g. by depositing difficult to machine material selectively and potentially with little excess plating thickness, and/or pre-machining depositions to within a small increment of desired surface level (e.g.
    Type: Application
    Filed: May 15, 2008
    Publication date: January 22, 2009
    Inventors: Adam L. Cohen, Uri Frodis, Michael S. Lockard, Ananda H. Kumar, Gang Zhang, Dennis R. Smalley
  • Patent number: 7412767
    Abstract: Embodiments of the present invention are directed to the formation of microprobe tips elements having a variety of configurations. In some embodiments tips are formed from the same building material as the probes themselves, while in other embodiments the tips may be formed from a different material and/or may include a coating material. In some embodiments, the tips are formed before the main portions of the probes and the tips are formed in proximity to or in contact with a temporary substrate.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: August 19, 2008
    Assignee: Microfabrica, Inc.
    Inventors: Kieun Kim, Adam L. Cohen, Willa M. Larsen, Richard T. Chen, Ananda H. Kumar, Ezekiel J. J. Kruglick, Vacit Arat, Gang Zhang, Michael S. Lockard
  • Patent number: 7363705
    Abstract: Embodiments of the present invention are directed to the formation of microprobe tips elements having a variety of configurations. In some embodiments tips are formed from the same building material as the probes themselves, while in other embodiments the tips may be formed from a different material and/or may include a coating material. In some embodiments, the tips are formed before the main portions of the probes and the tips are formed in proximity to or in contact with a temporary substrate.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: April 29, 2008
    Assignee: Microfabrica, Inc.
    Inventors: Kieun Kim, Adam L. Cohen, Willa M. Larsen, Richard T. Chen, Ananda H. Kumar, Ezekiel J. J. Kruglick, Vacit Arat, Gang Zhang, Michael S. Lockard