Patents by Inventor Andy Wei

Andy Wei has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070096148
    Abstract: By forming a deep recess through the buried insulating layer and re-growing a strained semiconductor material, an enhanced strain generation mechanism may be provided in SOI-like transistors. Consequently, the strain may also be efficiently created by the embedded strained semiconductor material across the entire active layer, thereby significantly enhancing the performance of transistor devices, in which two channel regions may be defined.
    Type: Application
    Filed: August 23, 2006
    Publication date: May 3, 2007
    Inventors: Jan Hoentschel, Andy Wei, Manfred Horstmann, Thorsten Kammler
  • Publication number: 20070096195
    Abstract: By combining a plurality of stress inducing mechanisms in each of different types of transistors, a significant performance gain may be obtained, thereby providing enhanced flexibility in adjusting product specific characteristics. For this purpose, sidewall spacers with high tensile stress may be commonly formed on PMOS and NMOS transistors, wherein a deleterious effect on the PMOS transistor may be compensated for by a corresponding compressively stressed contact etch stop layer, while the NMOS transistor comprises a contact etch stop layer with tensile stress. Furthermore, the PMOS transistor comprises an embedded strained semiconductor layer for efficiently creating compressive strain in the channel region.
    Type: Application
    Filed: August 24, 2006
    Publication date: May 3, 2007
    Inventors: Jan Hoentschel, Andy Wei, Manfred Horstmann, Thorsten Kammler
  • Publication number: 20070045729
    Abstract: By forming a strained semiconductor layer in a PMOS transistor, a corresponding compressively strained channel region may be achieved, while, on the other hand, a corresponding strain in the NMOS transistor may be relaxed. Due to the reduced junction resistance caused by the reduced band gap of silicon/germanium in the NMOS transistor, an overall performance gain is accomplished, wherein, particularly in partially depleted SOI devices, the deleterious floating body effect is also reduced, due to the increased leakage currents generated by the silicon/germanium layer in the PMOS and NMOS transistor.
    Type: Application
    Filed: May 24, 2006
    Publication date: March 1, 2007
    Inventors: JAN HOENTSCHEL, ANDY WEI, THORSTEN KAMMLER, MICHAEL RAAB
  • Publication number: 20070015322
    Abstract: In one illustrative embodiment, the method comprises providing an SOI substrate comprised of an active layer, a buried insulation layer and a bulk substrate, forming a doped region in the bulk substrate under the active layer, forming a plurality of transistors above the SOI substrate in an area above the doped region and applying a voltage to the doped region to vary a threshold voltage of at least one of the plurality of transistors.
    Type: Application
    Filed: September 20, 2006
    Publication date: January 18, 2007
    Inventors: Derick Wristers, Andy Wei, Mark Fuselier
  • Patent number: 7138320
    Abstract: By recessing a semiconductor layer, preferably by locally oxidizing the semiconductor layer, a stress-inducing material and/or a dopant species may be introduced into the thinned semiconductor layer in the vicinity of a gate electrode structure by means of a subsequent epitaxial growth process. In particular, the stress-inducing material formed adjacent to the gate electrode structure exerts compressive or tensile stress, depending on the type of material deposited, thereby also enhancing the mobility of the charge carriers in a channel region of the transistor element.
    Type: Grant
    Filed: October 24, 2004
    Date of Patent: November 21, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Ralf van Bentum, Scott Luning, Andy Wei
  • Publication number: 20060246641
    Abstract: By removing an outer spacer, used for the formation of highly complex lateral dopant profiles, prior to the formation of metal silicide, a high degree of process compatibility with conventional processes is obtained, while at the same time a contact liner layer may be positioned more closely to the channel region, thereby allowing a highly efficient stress transfer mechanism for creating a corresponding strain in the channel region.
    Type: Application
    Filed: November 29, 2005
    Publication date: November 2, 2006
    Inventors: Thorsten Kammler, Andy Wei, Markus Lenski
  • Publication number: 20060194381
    Abstract: Methods for forming asymmetric gate structures comprising spacer elements disposed on the opposed sides of a gate electrode and having a different width are disclosed. The asymmetric gate structures are employed to form an asymmetric design of a halo region and extension regions of a field effect transistor using a symmetric implantation scheme, or to further enhance the effectiveness of asymmetric implantation schemes. The transistor performance may be significantly enhanced for a given basic transistor architecture. In particular, a large overlap area may be created at the source side with a steep concentration gradient of the PN junction due to the provision of the halo region, whereas the drain overlap may be significantly reduced or may even be completely avoided to further enhance the transistor performance.
    Type: Application
    Filed: October 11, 2005
    Publication date: August 31, 2006
    Inventors: Andy Wei, Gert Burbach, David Greenlaw
  • Publication number: 20060172511
    Abstract: By performing a sequence of selective epitaxial growth processes with at least two different species, or by introducing a first dopant species prior to the epitaxial growth of a drain and source region, a halo region may be formed in a highly efficient manner, while at the same time the degree of lattice damage in the epitaxially grown semiconductor region is maintained at a low level.
    Type: Application
    Filed: August 15, 2005
    Publication date: August 3, 2006
    Inventors: Thorsten Kammler, Andy Wei, Helmut Bierstedt
  • Publication number: 20060131699
    Abstract: By using an implantation technique for forming a buried insulation layer, an SOI-type configuration may be achieved for hybrid orientation substrates, thereby significantly enhancing the further fabrication processes in forming circuit elements on differently oriented semiconductor regions. Consequently, process complexity for methodology and production steps is significantly reduced compared to fabrication processes based on conventional hybrid orientation substrates.
    Type: Application
    Filed: July 20, 2005
    Publication date: June 22, 2006
    Inventors: Michael Raab, Andy Wei, Manfred Horstmann
  • Publication number: 20060113629
    Abstract: By direct bonding of two crystalline semiconductor layers of different crystallographic orientation and/or material composition and/or internal strain, bulk-like hybrid substrates may be formed, thereby providing the potential for forming semiconductor devices in accordance with a single transistor architecture on the hybrid substrate.
    Type: Application
    Filed: July 8, 2005
    Publication date: June 1, 2006
    Inventors: Andy Wei, Thorsten Kammler, Michael Raab, Manfred Horstmann
  • Publication number: 20060115988
    Abstract: A substrate comprising a first transistor element and a second transistor element is provided. A layer of a material is deposited over the first transistor element and the second transistor element. A portion of the layer of material is modified, which may be done, e.g., by irradiating the portion with ions or performing an isotropic etching process to reduce its thickness. An etching process adapted to remove the modified portion of the layer of material more quickly than an unmodified portion of the layer located over the second transistor element is performed.
    Type: Application
    Filed: July 8, 2005
    Publication date: June 1, 2006
    Inventors: Markus Lenski, Wolfgang Buchholtz, Andy Wei, Michael Raab
  • Publication number: 20050184341
    Abstract: In one illustrative embodiment, the device comprises a transistor formed above a silicon-on-insulator substrate comprised of a bulk substrate, a buried insulation layer and an active layer, the bulk. substrate being doped with a first type of dopant material and a first well formed in the bulk substrate, the first well being doped with a second type of dopant material that is of a type opposite the first type of dopant material. The device further comprises a second well formed in the bulk substrate within the first well, the second well being doped with a dopant material that is the same type as the first type of dopant material, the transistor being formed in the active layer above the second well, an electrical contact for the first well and an electrical contact for said second well.
    Type: Application
    Filed: April 21, 2005
    Publication date: August 25, 2005
    Inventors: Andy Wei, Derick Wristers, Mark Fuselier
  • Publication number: 20050151133
    Abstract: In one illustrative embodiment, the method comprises forming a gate electrode above an SOI substrate comprised of a bulk substrate, a buried insulation layer and an active layer, the gate electrode having a protective layer formed thereabove, and forming a plurality of dielectric regions in the bulk substrate after the gate electrode is formed, the dielectric regions being self-aligned with respect to the gate electrode, the dielectric regions having a dielectric constant that is less than a dielectric constant of the bulk substrate.
    Type: Application
    Filed: March 4, 2005
    Publication date: July 14, 2005
    Inventors: Andy Wei, Derick Wristers, Mark Fuselier
  • Publication number: 20050093075
    Abstract: By recessing a semiconductor layer, preferably by locally oxidizing the semiconductor layer, a stress-inducing material and/or a dopant species may be introduced into the thinned semiconductor layer in the vicinity of a gate electrode structure by means of a subsequent epitaxial growth process. In particular, the stress-inducing material formed adjacent to the gate electrode structure exerts compressive or tensile stress, depending on the type of material deposited, thereby also enhancing the mobility of the charge carriers in a channel region of the transistor element.
    Type: Application
    Filed: October 27, 2004
    Publication date: May 5, 2005
    Inventors: Ralf Bentum, Scott Luning, Andy Wei
  • Patent number: 6864516
    Abstract: Various circuit devices incorporating junction-traversing dislocation regions and methods of making the same are provided. In one aspect, a method of processing is provided that includes forming an impurity region in a device region of a semiconductor-on-insulator substrate. The impurity region defines a junction. A dislocation region is formed in the device region that traverses the junction. The dislocation region provides a pathway to neutralize charge lingering in a floating body of a device.
    Type: Grant
    Filed: February 28, 2002
    Date of Patent: March 8, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Andy Wei, Akif Sultan, David Wu
  • Publication number: 20030162336
    Abstract: Various circuit devices incorporating junction-traversing dislocation regions and methods of making the same are provided. In one aspect, a method of processing is provided that includes forming an impurity region in a device region of a semiconductor-on-insulator substrate. The impurity region defines a junction. A dislocation region is formed in the device region that traverses the junction. The dislocation region provides a pathway to neutralize charge lingering in a floating body of a device.
    Type: Application
    Filed: February 28, 2002
    Publication date: August 28, 2003
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Andy Wei, Akif Sultan, David Wu