Patents by Inventor Brad D. Rumsey

Brad D. Rumsey has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20020148897
    Abstract: The present invention relates to the marking and identification of defective die sites on a mounting substrate. A mounting substrate is provided which is inspected and tested for visual and electrical defects. Information relating to the functionality and/or various defects of one or more die sites is then encoded in the form of a designator placed on the substrate. The information encoded on the designator may then be read or scanned by, for example, computer-driven video equipment and used in a die-attach process to discriminately place semiconductor dice only on known good die sites. Embodiments of the designator include information encoded in the form of a bar code, a series of identifying marks, a strip of magnetic tape or a computerized map of a mounting substrate. Correlated data regarding die site functionality can then be electronically transferred to a die-bonding apparatus.
    Type: Application
    Filed: June 12, 2002
    Publication date: October 17, 2002
    Inventor: Brad D. Rumsey
  • Publication number: 20020093801
    Abstract: A multilayer circuit board includes a base layer, a conductive layer and a soldermask. The soldermask layer has two sets of openings. One of the openings are vent openings, that expose the base layer to provide ventilation so that gases may escape during processing. The second openings expose selective regions of a conductor layer. The multi-layer circuit board provides for less occurrences of delamination.
    Type: Application
    Filed: March 11, 2002
    Publication date: July 18, 2002
    Applicant: Micron Technology, Inc.
    Inventor: Brad D. Rumsey
  • Patent number: 6415977
    Abstract: The present invention comprises methods and apparatus relating to the marking and identification of defective die sites on a mounting substrate. In this regard, a mounting substrate is provided which is inspected and tested for visual and electrical defects. The inspection and testing data are then compiled and correlated with individual die sites. Information relating to the functionality and/or various defects of one or more die sites is then encoded in the form of a designator placed on the substrate. Other information, such as the manufacturing process history of the mounting substrate may also be encoded on the designator. The information encoded on the designator may then be read or scanned by, for example, by computer driven video equipment, and used in a die attach process to discriminately place semiconductor dice only on known good die sites, as indicated by the inspection and testing data.
    Type: Grant
    Filed: August 30, 2000
    Date of Patent: July 9, 2002
    Assignee: Micron Technology, Inc.
    Inventor: Brad D. Rumsey
  • Publication number: 20020084538
    Abstract: A method for inhibiting damage caused to semiconductor die packages during a molding process, and the semiconductor die packages formed therefrom, is described. One or more openings are provided in a die carrier which are filled with a material which is more resistant to compressive forces than the carrier.
    Type: Application
    Filed: December 29, 2000
    Publication date: July 4, 2002
    Inventors: Stephen L. James, Brad D. Rumsey
  • Patent number: 6395579
    Abstract: An integrated circuit package may be formed in part with an encapsulated region. Outflow of the encapsulant across critical electrical elements can be prevented by providing a cavity which collects encapsulant outflow between the region of encapsulation and the region where the critical components are situated. In one embodiment of the present invention, a surface may include a first portion covered by solder resist, having an area populated by bond pads, and a second portion which is encapsulated. Encapsulant flow over the bond pads is prevented by forming an opening in the solder resist proximate to the second portion to collect the encapsulant before it reaches the bond pads.
    Type: Grant
    Filed: February 21, 2001
    Date of Patent: May 28, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Patrick W. Tandy, Joseph M. Brand, Brad D. Rumsey, Steven R. Stephenson, David J. Corisis, Todd O. Bolken, Edward A. Schrock, Brenton L. Dickey
  • Patent number: 6365434
    Abstract: A method and apparatus for encapsulating microelectronic devices. In one embodiment, a microelectronic device is engaged with a support member having a first edge, a second edge opposite the first edge, and an engaging surface with at least a portion of the engaging surface spaced apart from the first and second edges. The first edge of the support member is positioned proximate to a wall of a mold and an aligning member is moved relative to the wall of the mold to contact the engaging surface of the support member and bias the first edge of the support member against the wall of the mold. The microelectronic device is then encapsulated by disposing an encapsulating material in the mold adjacent to the microelectronic device. By biasing the first edge of the support member against the wall of the mold, the method can prevent encapsulating material from passing between the first edge of the support member and the wall of the mold, where the encapsulating material would otherwise form flash.
    Type: Grant
    Filed: June 28, 2000
    Date of Patent: April 2, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Brad D. Rumsey, Todd O. Bolken, Cary J. Baerlocher
  • Patent number: 6356452
    Abstract: A multilayer circuit board includes a base layer, a conductive layer and a soldermask. The soldermask layer has two sets of openings. One of the openings are vent openings, that expose the base layer to provide ventilation so that gases may escape during processing. The second openings expose selective regions of a conductor layer. The multi-layer circuit board provides for less occurrences of delamination.
    Type: Grant
    Filed: October 13, 1999
    Date of Patent: March 12, 2002
    Assignee: Micron Technology, Inc.
    Inventor: Brad D. Rumsey
  • Publication number: 20020000675
    Abstract: A method and apparatus for encapsulating microelectronic devices. In one embodiment, a microelectronic device is engaged with a support member having a first edge, a second edge opposite the first edge, and an engaging surface with at least a portion of the engaging surface spaced apart from the first and second edges. The first edge of the support member is positioned proximate to a wall of a mold and an aligning member is moved relative to the wall of the mold to contact the engaging surface of the support member and bias the first edge of the support member against the wall of the mold. The microelectronic device is then encapsulated by disposing an encapsulating material in the mold adjacent to the microelectronic device. By biasing the first edge of the support member against the wall of the mold, the method can prevent encapsulating material from passing between the first edge of the support member and the wall of the mold, where the encapsulating material would otherwise form flash.
    Type: Application
    Filed: July 11, 2001
    Publication date: January 3, 2002
    Inventors: Brad D. Rumsey, Todd O. Bolken, Cary J. Baerlocher
  • Publication number: 20020001883
    Abstract: A method and apparatus for encapsulating microelectronic devices. In one embodiment, a microelectronic device is engaged with a support member having a first edge, a second edge opposite the first edge, and an engaging surface with at least a portion of the engaging surface spaced apart from the first and second edges. The first edge of the support member is positioned proximate to a wall of a mold and an aligning member is moved relative to the wall of the mold to contact the engaging surface of the support member and bias the first edge of the support member against the wall of the mold. The microelectronic device is then encapsulated by disposing an encapsulating material in the mold adjacent to the microelectronic device. By biasing the first edge of the support member against the wall of the mold, the method can prevent encapsulating material from passing between the first edge of the support member and the wall of the mold, where the encapsulating material would otherwise form flash.
    Type: Application
    Filed: July 11, 2001
    Publication date: January 3, 2002
    Inventors: Brad D. Rumsey, Todd O. Bolken, Cary J. Baerlocher
  • Publication number: 20010017768
    Abstract: A multilayer circuit board includes a base layer, a conductive layer and a soldermask. The soldermask layer has two sets of openings. One of the openings are vent openings, that expose the base layer to provide ventilation so that gases may escape during processing. The second openings expose selective regions of a conductor layer. The multi-layer circuit board provides for less occurrences of delamination.
    Type: Application
    Filed: May 11, 2001
    Publication date: August 30, 2001
    Applicant: Micron Technology, Inc.
    Inventor: Brad D. Rumsey
  • Publication number: 20010008780
    Abstract: An integrated circuit package may be formed in part with an encapsulated region. Outflow of the encapsulant across critical electrical elements can be prevented by providing a cavity which collects encapsulant outflow between the region of encapsulation and the region where the critical components are situated. In one embodiment of the present invention, a surface may include a first portion covered by solder resist, having an area populated by bond pads, and a second portion which is encapsulated. Encapsulant flow over the bond pads is prevented by forming an opening in the solder resist proximate to the second portion to collect the encapsulant before it reaches the bond pads.
    Type: Application
    Filed: February 21, 2001
    Publication date: July 19, 2001
    Inventors: Patrick W. Tandy, Joseph M. Brand, Brad D. Rumsey, Steven R. Stephenson, David J. Corisis, Todd O. Bolken, Edward A. Schrock, Brenton L. Dickey
  • Patent number: 6210992
    Abstract: An integrated circuit package may be formed in part with an encapsulated region. Outflow of the encapsulant across critical electrical elements can be prevented by providing a cavity which collects encapsulant outflow between the region of encapsulation and the region where the critical components are situated. In one embodiment of the present invention, a surface may include a first portion covered by solder resist, having an area populated by bond pads, and a second portion which is encapsulated. Encapsulant flow over the bond pads is prevented by forming an opening in the solder resist proximate to the second portion to collect the encapsulant before it reaches the bond pads.
    Type: Grant
    Filed: August 31, 1999
    Date of Patent: April 3, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Patrick W. Tandy, Joseph M. Brand, Brad D. Rumsey, Steven R. Stephenson, David J. Corisis, Todd O. Bolken, Edward A. Schrock, Brenton L. Dickey