Patents by Inventor Byoung Gue Min

Byoung Gue Min has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090140439
    Abstract: Provided are a chip, a chip stack, and a method of manufacturing the Same. A plurality of chips which each include: at least one pad formed on a wafer; and a metal layer which protrudes up to a predetermined thickness from the bottom of the wafer and is formed in a via hole exposing the bottom of the pad are stacked such that the pad and the metal layer of adjacent chips are bonded. This leads to a simplified manufacturing process, high chip performance and a small footprint for a chip stack.
    Type: Application
    Filed: February 2, 2009
    Publication date: June 4, 2009
    Inventors: Chull Won Ju, Byoung Gue Min, Seong II Kim, Jong Min Lee, Kyung Ho Lee, Young II Kang
  • Patent number: 7494909
    Abstract: Provided are a chip, a chip stack, and a method of manufacturing the same. A plurality of chips which each include: at least one pad formed on a wafer; and a metal layer which protrudes up to a predetermined thickness from the bottom of the wafer and is formed in a via hole exposing the bottom of the pad are stacked such that the pad and the metal layer of adjacent chips are bonded. This leads to a simplified manufacturing process, high chip performance and a small footprint for a chip stack.
    Type: Grant
    Filed: August 3, 2006
    Date of Patent: February 24, 2009
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Chull Won Ju, Byoung Gue Min, Seong Il Kim, Jong Min Lee, Kyung Ho Lee, Young Il Kang
  • Patent number: 7364977
    Abstract: Disclosed are a heterojunction bipolar transistor and a method of fabricating the same. A first dielectric layer easily etched is deposited on the overall surface of a substrate before an isolation region is defined. The first dielectric layer and a sub-collector layer are selectively etched, and then a second dielectric layer etched at a low etch rate is deposited on the overall surface of the substrate. Via holes are formed in the first and second dielectric layers, and then the first dielectric layer is removed using a difference between etch characteristics of the first and second dielectric layers. Accordingly, a reduction in power gain, generated at the interface of a compound semiconductor and a dielectric insulating layer (the second dielectric layer), can be eliminated.
    Type: Grant
    Filed: May 28, 2004
    Date of Patent: April 29, 2008
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Byoung-Gue Min, Kyung-Ho Lee, Seong-Il Kim, Jong-Min Lee, Chul-Won Ju
  • Patent number: 7273789
    Abstract: Provided is a method of fabricating a heterojunction bipolar transistor (HBT). The method includes: sequentially depositing a sub-collector layer, a collector layer, a base layer, an emitter layer, and an emitter capping layer on a substrate; forming an emitter electrode on the emitter capping layer; forming a mesa type emitter to expose the base layer by sequentially etching the emitter capping layer and the emitter layer using the emitter electrode as an etch mask in vertical and negative-sloped directions to the substrate, respectively; and forming a base electrode on the exposed base layer using the emitter electrode as a mask in self-alignment with the emitter electrode. In this method, a distance between the mesa type emitter and the base electrode can be minimized and reproducibly controlled. Also, a self-aligned device with an excellent high-frequency characteristic can be embodied.
    Type: Grant
    Filed: September 15, 2005
    Date of Patent: September 25, 2007
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Byoung Gue Min, Jong Min Lee, Seong Il Kim, Chul Won Ju, Kyung Ho Lee
  • Publication number: 20050133820
    Abstract: Disclosed are a heterojunction bipolar transistor and a method of fabricating the same. A first dielectric layer easily etched is deposited on the overall surface of a substrate before an isolation region is defined. The first dielectric layer and a sub-collector layer are selectively etched, and then a second dielectric layer etched at a low etch rate is deposited on the overall surface of the substrate. Via holes are formed in the first and second dielectric layers, and then the first dielectric layer is removed using a difference between etch characteristics of the first and second dielectric layers. Accordingly, a reduction in power gain, generated at the interface of a compound semiconductor and a dielectric insulating layer (the second dielectric layer), can be eliminated.
    Type: Application
    Filed: May 28, 2004
    Publication date: June 23, 2005
    Inventors: Byoung-Gue Min, Kyung-Ho Lee, Seong-Il Kim, Jong-Min Lee, Chul-Won Ju