Patents by Inventor Byung Gook Park

Byung Gook Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7863643
    Abstract: A memory cell device having a vertical channel and a double gate structure is provided. More specifically, a memory cell device having a vertical channel and a double gate structure is characterized by having a pillar active region with a predetermined height, which is including a first semiconductor layer forming a first source/drain region, a second semiconductor layer being placed under the first semiconductor layer with a predetermined distance and forming a second source/drain region, and a third semiconductor layer forming a body region and a channel region between the first semiconductor layer and the second semiconductor layer, and therefore, there is no need for unnecessary contacts when it is used as a unit cell for any type of memory array, not to speak of NOR type flash memory array. And the present invention makes to program/erase more effectively and increase the read speed and the amount of sensing current.
    Type: Grant
    Filed: September 20, 2007
    Date of Patent: January 4, 2011
    Assignee: Seoul National University Industry Foundation
    Inventors: Byung Gook Park, Il Han Park
  • Patent number: 7838365
    Abstract: A new SONOS memory device is provided, in which a conventional planar surface of multi-dielectric layers (ONO layers) is instead formed with a curved surface such as a cylindrical shape, and included is a method for fabricating the same. A radius of curvature of the upper surface of a blocking oxide can be designed to be larger than that of the lower surface of a tunneling oxide, which restrains electrons from passing through the blocking oxide by back-tunneling on erasing. As a result, a SONOS memory device shows an improvement in erasing speed.
    Type: Grant
    Filed: June 10, 2009
    Date of Patent: November 23, 2010
    Assignees: Samsung Electronics Co., Ltd., Seoul National University Industry Foundation
    Inventors: Byung Gook Park, Jung Hoon Lee
  • Patent number: 7700393
    Abstract: A method of manufacturing an enhancement type semiconductor probe and an information storage device having the enhancement type semiconductor probe are provided. The method involves using an anisotropic wet etching and a side-wall in which influence of process parameters upon the performance of a device is reduced to improve reliability of the device in mass-production, and factors of degrading measuring sensitivity is removed to improve the performance of the device.
    Type: Grant
    Filed: March 7, 2008
    Date of Patent: April 20, 2010
    Assignees: Samsung Electronics Co., Ltd., Seoul National University Industry Foundation
    Inventors: Hyoung Soo Ko, Byung Gook Park, Seung Bum Hong, Chul Min Park, Woo Young Choi, Jong Pil Kim, Jae Young Song, Sang Wan Kim
  • Publication number: 20100015773
    Abstract: A new SONOS memory device is provided, in which a conventional planar surface of multi-dielectric layers (ONO layers) is instead formed with a curved surface such as a cylindrical shape, and included is a method for fabricating the same. A radius of curvature of the upper surface of a blocking oxide can be designed to be larger than that of the lower surface of a tunneling oxide, which restrains electrons from passing through the blocking oxide by back-tunneling on erasing. As a result, a SONOS memory device shows an improvement in erasing speed.
    Type: Application
    Filed: June 10, 2009
    Publication date: January 21, 2010
    Applicants: SEOUL NATIONAL UNIVERSITY INDUSTRY FOUNDATION, SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byung Gook Park, Jung Hoon Lee
  • Patent number: 7646041
    Abstract: A flash memory device can include a semiconductor fin protruding from a semiconductor substrate of a first conductive type to extend in one direction, a first doped layer and a second doped layer provided to an upper portion and a lower portion of the semiconductor fin, respectively, to be vertically spaced apart from each other, the first and second doped layers having a second conductive type, and a plurality of word lines extending over a top and a sidewall of the semiconductor fin to intersect the direction. The word lines overlap the first doped layer and the second doped layer to have vertical channels.
    Type: Grant
    Filed: December 4, 2007
    Date of Patent: January 12, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Soo-Doo Chae, Chung-Woo Kim, Chan-Jin Park, Jeong-Hee Han, Byung-Gook Park, Il-Han Park
  • Publication number: 20100001339
    Abstract: Provided are a semiconductor device and a methods of forming and operating the semiconductor device. The semiconductor device may include active pillars extending from a semiconductor substrate and disposed two dimensionally disposed on the semiconductor substrate, upper interconnections connecting the active pillars along one direction, lower interconnections crossing the upper interconnections and disposed between the active pillars, word lines crossing the upper interconnections and disposed between the active pillars, and data storage patterns disposed between the word lines and the active pillars.
    Type: Application
    Filed: July 6, 2009
    Publication date: January 7, 2010
    Inventors: Wook-Hyun Kwon, Byung-Gook Park, Yun-Heub Song, Yoon Kim
  • Patent number: 7615821
    Abstract: The present invention discloses a charge trap flash memory cell with multi-doped layers at the active region, a memory array using of the memory cell, and an operating method of the same. The charge trap memory cell structure of the present invention is characterized by forming multi-doped layers at the active region appropriately, and it is a difference from the conventional art. The present invention induces electrons to band-to-band tunnel at the PN junction with the source/drain region by the multi-doped layers, and accelerates the electrons at the reverse bias to generate an avalanche phenomenon. Therefore, the method for operating a memory array of the present invention comprises programming by injecting holes which are generated by the avalanche phenomenon into multi-dielectric layers of each memory cells, and erasing by injecting electrons through an F-N tunneling from channels into the multi-dielectric layers of each memory cells.
    Type: Grant
    Filed: February 3, 2006
    Date of Patent: November 10, 2009
    Assignees: Seoul National University Industry Foundation, Samsung Electronics Co., Ltd.
    Inventors: Jae Sung Sim, Byung Gook Park, Jong Duk Lee, Chung Woo Kim
  • Publication number: 20090242965
    Abstract: A memory cell device having a vertical channel and a double gate structure is provided. More specifically, a memory cell device having a vertical channel and a double gate structure is characterized by having a pillar active region with a predetermined height, which is including a first semiconductor layer forming a first source/drain region, a second semiconductor layer being placed under the first semiconductor layer with a predetermined distance and forming a second source/drain region, and a third semiconductor layer forming a body region and a channel region between the first semiconductor layer and the second semiconductor layer, and therefore, there is no need for unnecessary contacts when it is used as a unit cell for any type of memory array, not to speak of NOR type flash memory array. And the present invention makes to program/erase more effectively and increase the read speed and the amount of sensing current.
    Type: Application
    Filed: September 20, 2007
    Publication date: October 1, 2009
    Applicant: SEOUL NATIONAL UNIVERSITY INDUSTRY FOUNDATION
    Inventors: Byung Gook Park, II Han Park
  • Publication number: 20090239345
    Abstract: A nonvolatile semiconductor memory device includes a plurality of pillars protruding upward from a semiconductor substrate and having respective top surfaces and opposing sidewalls, a bit line on the top surfaces of the pillars and connecting a row of the pillars along a first direction, a pair of word lines on the opposing sidewalls of one of the plurality of pillars and crossing beneath the bit line, and a pair of memory layers interposed between respective ones of the pair of word lines and the one of the plurality of pillars. Methods of fabricating a nonvolatile semiconductor memory device include selectively etching a semiconductor substrate to form pluralities of stripes having opposing sidewalls and being arranged along a direction, forming memory layers and word lines along the sidewalls of the stripes selectively etching the stripes to form a plurality of pillars, and forming a bit line connecting the pillars and crossing above the word lines.
    Type: Application
    Filed: March 24, 2009
    Publication date: September 24, 2009
    Inventors: Ki-whan Song, Byung-Gook Park
  • Publication number: 20090207667
    Abstract: A NAND flash memory array, an operating method and a fabricating method of the same are provided. The NAND flash memory array has a cut-off gate line under a control gate in order to operate two cells having vertical channels independently with one control gate (i.e., a shared word line). The memory cell area is reduced considerably compared to the conventional vertical channel structure, and is better for high integration. A shared cut-off gate turn off is made during a programming operation and prevents programming the opposite cell by a self-boosting effect. It is possible to shield electrically with a shared word line (a control gate) during a reading operation, and minimizes the effect of storage condition of the opposite cell. Also, the NAND flash memory array can be fabricated by using the conventional CMOS process.
    Type: Application
    Filed: January 28, 2009
    Publication date: August 20, 2009
    Applicant: SEOUL NATIONAL UNIVERSITY INDUSTRY FOUNDATION
    Inventors: Byung-Gook Park, Seongjae Cho
  • Patent number: 7564084
    Abstract: A dynamic random access memory (DRAM) device has dual-gate vertical channel transistors. The device is comprised of pillar-shaped active patterns including source regions contacting with a semiconductor substrate, drain regions formed over the drain regions, and channel regions formed between the source and drain regions. The active patterns are disposed in a cell array field. On the active patterns, bit lines are arranged to connect the drain regions along a direction. Between the active patterns, word lines are arranged intersecting the bit lines. Gat insulation films are interposed between the word lines and active patterns.
    Type: Grant
    Filed: August 31, 2006
    Date of Patent: July 21, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-Whan Song, Jong-Duk Lee, Byung-Gook Park, Hoon Jeong
  • Patent number: 7560764
    Abstract: A new SONOS memory device is provided, in which a conventional planar surface of multi-dielectric layers (ONO layers) is instead formed with a curved surface such as a cylindrical shape, and included is a method for fabricating the same. A radius of curvature of the upper surface of a blocking oxide can be designed to be larger than that of the lower surface of a tunneling oxide, which restrains electrons from passing through the blocking oxide by back-tunneling on erasing. As a result, a SONOS memory device shows an improvement in erasing speed.
    Type: Grant
    Filed: June 15, 2006
    Date of Patent: July 14, 2009
    Assignees: Seoul National University Foundation, Samsung Electronics Co., Ltd.
    Inventors: Byung-Gook Park, Jung-Hoon Lee
  • Patent number: 7525146
    Abstract: A nonvolatile semiconductor memory device includes a plurality of pillars protruding upward from a semiconductor substrate and having respective top surfaces and opposing sidewalls, a bit line on the top surfaces of the pillars and connecting a row of the pillars along a first direction, a pair of word lines on the opposing sidewalls of one of the plurality of pillars and crossing beneath the bit line, and a pair of memory layers interposed between respective ones of the pair of word lines and the one of the plurality of pillars. Methods of fabricating a nonvolatile semiconductor memory device include selectively etching a semiconductor substrate to form pluralities of stripes having opposing sidewalls and being arranged along a direction, forming memory layers and word lines along the sidewalls of the stripes selectively etching the stripes to form a plurality of pillars, and forming a bit line connecting the pillars and crossing above the word lines.
    Type: Grant
    Filed: September 14, 2006
    Date of Patent: April 28, 2009
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Ki-whan Song, Byung-Gook Park
  • Patent number: 7511334
    Abstract: A twin-ONO-type SONOS memory includes a semiconductor substrate having a source region, a drain region and a channel region between the source and drain regions, twin silicon oxide-silicon nitride-silicon oxide (ONO) dielectric layers, a first ONO dielectric layer being on the channel region and the source region and as second ONO dielectric layer being on the channel region and the drain region, and a control gate on the channel region, between the twin ONO dielectric layers, the twin ONO dielectric layers extending along at least lower lateral sides of the control gate adjacent the channel region, wherein the twin ONO dielectric layers extend towards the source and drain regions further than the control gate.
    Type: Grant
    Filed: December 8, 2005
    Date of Patent: March 31, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-kyu Lee, Jeong-uk Han, Sung-taeg Kang, Jong-duk Lee, Byung-gook Park
  • Patent number: 7502262
    Abstract: A NAND type flash memory array which is composed of a plurality of memory cells with a shallow junction on an SOI substrate to make the body region depleted fully when each channel of the memory cells is turned on is provided. The invention improves the efficiency of a reading operation, enables an erasing operation on the SOI structure and enables use of a low voltage VPASS instead of a high voltage VPASS, which is used for a programming operation in a conventional NAND type flash memory array, and therefore it diminishes programming disturbance more effectively than a conventional array.
    Type: Grant
    Filed: June 12, 2006
    Date of Patent: March 10, 2009
    Assignees: Seoul National University Industry Foundation, Samsung Electronics Co., Ltd.
    Inventors: Byung-Gook Park, Tae-Hoon Kim, Il-Han Park
  • Publication number: 20080296659
    Abstract: The present invention relates to a NAND flash memory array having vertical channels and sidewall gate structure and a fabricating method of the same. A NAND flash memory array of the present invention has insulator strip structure and one or more semiconductor strips are next to the both sides of the insulator strip. A NAND flash memory array of the present invention allows for an improvement of the integrity by decreasing the memory cell area by half and less, and solves the problems of the conventional three-dimensional structure regarding isolation between not only channels but also source/drain regions at the bottom of trenches. A method for fabricating the NAND flash memory array having a pillar structure, which uses the conventional CMOS process and an etching process with minimum masks, enables to cut down costs.
    Type: Application
    Filed: November 7, 2006
    Publication date: December 4, 2008
    Inventors: Byung Gook Park, Seong Jae Cho
  • Publication number: 20080272426
    Abstract: Nonvolatile memory transistors including active pillars having smooth side surfaces with an acute inward angle are provided. The transistor has an active pillar having smooth side surfaces with an acute inward angle and protrudes from semiconductor substrate. A gate electrode surrounds the side surfaces of the active pillar. A charge storage layer is provided between the active pillar and the gate electrode. Nonvolatile memory arrays including the transistor and related methods of fabrication are also provided.
    Type: Application
    Filed: April 1, 2008
    Publication date: November 6, 2008
    Inventors: Soo Doo Chae, Chung-woo Kim, Chan-jin Park, Jeong-hee Han, Byung-gook Park, Gil-seong Lee
  • Patent number: 7439574
    Abstract: Provided are a silicon/oxide/nitride/oxide/silicon (SONOS) memory, a fabricating method thereof, and a memory programming method. The SONOS memory includes a substrate; a first insulating layer stacked on the substrate; a semiconductor layer, which is patterned on the first insulating layer in a predetermined shape, including source and drain electrodes separated by a predetermined interval; a second insulating layer located on the semiconductor layer between the source and drain electrodes; a memory layer, which is deposited on sides of a portion of the semiconductor layer between the source and drain electrodes and on sides and an upper surface of the second insulating layer, including electron transferring channels and an electron storing layer; and a gate electrode, which is deposited on a surface of the memory layer, for controlling transfer of electrons in the memory layer. The programming method may provide a large capacity, stable, multi-level memory.
    Type: Grant
    Filed: June 13, 2003
    Date of Patent: October 21, 2008
    Assignees: Samsung Electronics Co., Ltd., Seoul National University
    Inventors: Chung-woo Kim, Byung-gook Park, Jong-duk Lee, Yong-kyu Lee
  • Patent number: 7432552
    Abstract: A body biasing structure of devices connected in series on an SOI substrate is provided. According to some embodiments, the shallow junction of common source/drain regions enables all devices to bias by only one body contact on an SOI substrate like a conventional bulk MOSFET, and the floating body effect on an SOI substrate can be prevented.
    Type: Grant
    Filed: June 12, 2006
    Date of Patent: October 7, 2008
    Assignees: Seoul National University Industry Foundation, Samsung Electronics Co., Ltd.
    Inventors: Byung-Gook Park, Tae-Hoon Kim, II-Han Park
  • Publication number: 20080220556
    Abstract: A method of manufacturing an enhancement type semiconductor probe and an information storage device having the enhancement type semiconductor probe are provided. The method involves using an anisotropic wet etching and a side-wall in which influence of process parameters upon the performance of a device is reduced to improve reliability of the device in mass-production, and factors of degrading measuring sensitivity is removed to improve the performance of the device.
    Type: Application
    Filed: March 7, 2008
    Publication date: September 11, 2008
    Applicants: Samsung Electronics Co., Ltd., SEOUL NATIONAL UNIVERSITY INDUSTRY FOUNDATION
    Inventors: Hyoung Soo Ko, Byung Gook Park, Seung Bum Hong, Chul Min Park, Woo Young Choi, Jong Pil Kim, Jae Young Song, Sang Wan Kim