Patents by Inventor Byung Gook Park

Byung Gook Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9036419
    Abstract: Disclosed is a 3D stacked NAND flash memory array having SSL status check buildings for monitoring threshold voltages of string selection transistors, a monitoring method of threshold voltages of string selection transistors by the SSL status check buildings, and an operating method thereof.
    Type: Grant
    Filed: February 20, 2014
    Date of Patent: May 19, 2015
    Assignee: Seoul National University R&DB FOUNDATION
    Inventors: Byung-Gook Park, Wandong Kim, Pil-Jong Kim, Seon-Ick Sohn
  • Patent number: 8928080
    Abstract: A back-bias region is disposed on a substrate. A buried insulating layer covers the substrate and the back-bias region. A body is formed on the buried insulating layer and partially overlaps the back-bias region. A drain is in contact with the body. A gate electrode covers top and lateral surfaces of the body.
    Type: Grant
    Filed: July 20, 2012
    Date of Patent: January 6, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Chul Sun, Byung-Gook Park
  • Patent number: 8878251
    Abstract: The present invention provides a silicon-compatible compound junctionless field effect transistor enabled to be compatible to a bulk silicon substrate for substituting an expensive SOI substrate, to form a blocking semiconductor layer between a silicon substrate and an active layer by a semiconductor material having a specific difference of energy bandgap from that of the active layer to substitute a prior buried oxide for blocking a leakage current at an off-operation time and to form the active layer by a semiconductor layer having electron or hole mobility higher than that of silicon, and to operate perfectly as a junctionless device though the dopant concentration of the active layer is much lower than the prior junctionless device.
    Type: Grant
    Filed: October 17, 2012
    Date of Patent: November 4, 2014
    Assignees: Seoul National University R&DB Foundation, Kyungpook National University Industry-academic Cooperation Foundation, The Board of Trustees of the Leland Stanford Junior University
    Inventors: Byung-Gook Park, Seongjae Cho, In Man Kang
  • Patent number: 8867280
    Abstract: This invention provides a 3D stacked NAND flash memory array and operation method thereof enabling to operate by LSM (a layer selection by multi-level operation) and to get rid of the waste of unnecessary areas by minimizing the number of SSLs needed for a layer selection though the number of layers vertically stacked is increased.
    Type: Grant
    Filed: February 6, 2013
    Date of Patent: October 21, 2014
    Assignee: Seoul National University R&DB Foundation
    Inventors: Byung-Gook Park, Wandong Kim
  • Publication number: 20140291616
    Abstract: Compound tunneling field effect transistors integrated on a silicon substrate are provided with increased tunneling efficiency and an abrupt band slope by forming a source region with a material having a bandgap at least 0.4 electron volts (eV) narrower than that of silicon to increase a driving current (ON current) by forming a channel region with a material having almost no difference in lattice constant from a source region and having a high electron mobility at least 5 times higher than silicon. ON/OFF current ratio simultaneously is increased by forming a drain region with a material having a bandgap at least as wide as a channel region material to restrain OFF current. Tunneling field effect transistors having various threshold voltages according to circuit designs are formed easily by adding a specific material with an electron affinity less than a source region material when forming a channel region.
    Type: Application
    Filed: December 30, 2011
    Publication date: October 2, 2014
    Applicant: SEOUL NATIONAL UNIVERSITY R&DB FOUNDATION
    Inventors: Byung-Gook Park, Seongjae Cho, In Man Kang
  • Patent number: 8847204
    Abstract: This invention provides a germanium electroluminescence device and a fabricating method of the same for using germanium of an indirect bandgap semiconductor without modifying a bandgap as a light-emitting layer which emits a 1550 nm-wavelength light and enabling to use not only as infrared LEDs itself but also as light sources for optical communication systems.
    Type: Grant
    Filed: February 26, 2013
    Date of Patent: September 30, 2014
    Assignees: Seoul National University R&DB Foundation, The Board of Trustees of the Leland Standford Junior University
    Inventors: Byung-Gook Park, James S. Harris, Jr., Seongjae Cho
  • Publication number: 20140239324
    Abstract: This invention provides a germanium electroluminescence device and a fabricating method of the same for using germanium of an indirect bandgap semiconductor without modifying a bandgap as a light-emitting layer which emits a 1550 nm-wavelength light and enabling to use not only as infrared LEDs itself but also as light sources for optical communication systems.
    Type: Application
    Filed: February 26, 2013
    Publication date: August 28, 2014
    Applicants: The Board of Trustees of the Leland Standford Junior University, SEOUL NATIONAL UNIVERSITY R&DB FOUNDATION
    Inventors: Byung-Gook Park, James S. Harris, JR., Seongjae Cho
  • Publication number: 20140233315
    Abstract: Disclosed is a 3D stacked NAND flash memory array having SSL status check buildings for monitoring threshold voltages of string selection transistors, a monitoring method of threshold voltages of string selection transistors by the SSL status check buildings, and an operating method thereof.
    Type: Application
    Filed: February 20, 2014
    Publication date: August 21, 2014
    Applicant: Seoul National University R&DB FOUNDATION
    Inventors: Byung-Gook Park, Wandong Kim, Pil-Jong Kim, Seon-Ick Sohn
  • Patent number: 8786004
    Abstract: A three-dimensional stacked flash memory array having cut-off gate line and a fabricating method of the same are provided. The flash memory array enables to operate two memory cells by each word line, to produce a high integrity without limitation by vertical stacks of word lines, to increase operating speed and uniformity of electrical property between cells by using a single crystal substrate as a channel region, and to reduce a fabricating cost to a great amount by a fabricating method which is including steps of forming a plurality of trenches in a semiconductor substrate and stacking repeatedly a conductive material interlaid with an insulating layer from bottom of each trench to form a cut-off gate line and a plurality of word lines.
    Type: Grant
    Filed: February 9, 2011
    Date of Patent: July 22, 2014
    Assignee: SNU R&DB Foundation
    Inventors: Byung-Gook Park, Seongjae Cho, Won Bo Shim
  • Patent number: 8766349
    Abstract: The present invention relates to a semiconductor device, a memory array and a fabrication method thereof, and more particularly to a semiconductor device having a stacked array structure (referred to as a STAR structure: a STacked ARray structure) applicable to not only a switch device but also a memory device, a NAND flash memory array using the same as a memory device and a fabrication method thereof.
    Type: Grant
    Filed: December 22, 2009
    Date of Patent: July 1, 2014
    Assignee: Seoul National University R&DB Foundation
    Inventors: Byung Gook Park, Jang Gn Yun, Il Han Park
  • Publication number: 20140099793
    Abstract: A method for fabricating a semiconductor device includes forming a first mask on a substrate, forming a first side wall of a fin by performing a first etching of the substrate using the first mask, forming a second mask on the substrate, the second mask being different from the first mask, and forming a second side wall of the fin by performing a second etching of the substrate using the second mask.
    Type: Application
    Filed: October 9, 2013
    Publication date: April 10, 2014
    Applicants: Seoul National University R&DB Foundation, SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Chul SUN, Byung-Gook PARK
  • Publication number: 20140097502
    Abstract: A semiconductor device has gate-all-around devices formed in respective regions on a substrate. The gate-all-around devices have nanowires at different levels. The threshold voltage of a gate-all-around device in first region is based on a thickness of an active layer in an adjacent second region. The active layer in the second region may be at substantially a same level as the nanowire in the first region. Thus, the nanowire in the first region may have a thickness based on the thickness of the active layer in the second region, or the thicknesses may be different. When more than one active layer is included, nanowires in different ones of the regions may be disposed at different heights and/or may have different thicknesses.
    Type: Application
    Filed: October 8, 2013
    Publication date: April 10, 2014
    Applicants: Seoul National University R & DB Foundation, SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Chul SUN, Byung-Gook PARK
  • Publication number: 20140067743
    Abstract: Disclosed is a semiconductor device used to embody a neuromorphic computation system and operation method thereof. By comprising a floating body as a short-term memory means electrically isolated from the surroundings and a long-term memory means formed at one side of the floating body not formed of a source, a drain and a gate, a low power synaptic semiconductor device is provided, which can be mimic not only the short-term memory in a nervous system of a living body by an impact ionization, but also the short- and long-term memory transition property and the causal inference property of a living body due to the time difference of signals of the pre- and post-synaptic neurons.
    Type: Application
    Filed: September 5, 2013
    Publication date: March 6, 2014
    Applicant: Seoul National University R&DB FOUNDATION
    Inventors: Byung-Gook PARK, Hyungjin KIM, Garam KIM, Jung Han LEE, Min-Woo KWON
  • Patent number: 8575672
    Abstract: A nonvolatile semiconductor memory device includes a plurality of pillars protruding upward from a semiconductor substrate and having respective top surfaces and opposing sidewalls, a bit line on the top surfaces of the pillars and connecting a row of the pillars along a first direction, a pair of word lines on the opposing sidewalls of one of the plurality of pillars and crossing beneath the bit line, and a pair of memory layers interposed between respective ones of the pair of word lines and the one of the plurality of pillars. Methods of fabricating a nonvolatile semiconductor memory device include selectively etching a semiconductor substrate to form pluralities of stripes having opposing sidewalls and being arranged along a direction, forming memory layers and word lines along the sidewalls of the stripes selectively etching the stripes to form a plurality of pillars, and forming a bit line connecting the pillars and crossing above the word lines.
    Type: Grant
    Filed: March 14, 2011
    Date of Patent: November 5, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-whan Song, Byung-Gook Park
  • Patent number: 8557691
    Abstract: According to example embodiments of inventive concepts, a method of fabricating a semiconductor device includes forming a sacrificial pattern having SiGe on a crystalline silicon substrate. A body having crystalline silicon is formed on the sacrificial pattern. At least one active element is formed on the body. An insulating layer is formed to cover the sacrificial pattern, the body, and the active element. A contact hole is formed to expose the sacrificial pattern through the insulating layer. A void space is formed by removing the sacrificial pattern. An amorphous silicon layer is formed in the contact hole and the void space. The amorphous silicon layer is transformed into a metal silicide layer.
    Type: Grant
    Filed: July 17, 2012
    Date of Patent: October 15, 2013
    Assignees: Samsung Electronics Co., Ltd., SNU R&DB Foundation
    Inventors: Min-Chul Sun, Byung-Gook Park
  • Publication number: 20130178048
    Abstract: According to example embodiments of inventive concepts, a method of fabricating a semiconductor device includes forming a sacrificial pattern having SiGe on a crystalline silicon substrate. A body having crystalline silicon is formed on the sacrificial pattern. At least one active element is formed on the body. An insulating layer is formed to cover the sacrificial pattern, the body, and the active element. A contact hole is formed to expose the sacrificial pattern through the insulating layer. A void space is formed by removing the sacrificial pattern. An amorphous silicon layer is formed in the contact hole and the void space. The amorphous silicon layer is transformed into a metal silicide layer.
    Type: Application
    Filed: July 17, 2012
    Publication date: July 11, 2013
    Applicants: SNU R&DB FOUNDATION, SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Chul Sun, Byung-Gook Park
  • Patent number: 8481392
    Abstract: Methods of fabricating a semiconductor device, and related devices, include forming a gate electrode on a substrate, forming a first buffer layer, a second buffer layer and a third buffer layer on side surfaces of the gate electrode and on the substrate near the gate electrode, forming a spacer covering the side surfaces of the gate electrode on the third buffer layer, the third buffer layer on the substrate being exposed, exposing the second buffer layer on the substrate by removing the exposed third buffer layer, exposing the first buffer layer on the substrate by removing the exposed second buffer layer, forming deep junction in the substrate using the spacer as a mask, and removing the spacer. The third buffer layer is a material layer having a higher dielectric constant than the second buffer layer. The spacer includes a material layer different than the third, second and first buffer layers.
    Type: Grant
    Filed: July 6, 2012
    Date of Patent: July 9, 2013
    Assignees: Samsung Electronic Co., Ltd., SNU R&DB Foundation
    Inventors: Min-Chul Sun, Byung-Gook Park
  • Publication number: 20130171810
    Abstract: Methods of fabricating a semiconductor device, and related devices, include forming a gate electrode on a substrate, forming a first buffer layer, a second buffer layer and a third buffer layer on side surfaces of the gate electrode and on the substrate near the gate electrode, forming a spacer covering the side surfaces of the gate electrode on the third buffer layer, the third buffer layer on the substrate being exposed, exposing the second buffer layer on the substrate by removing the exposed third buffer layer, exposing the first buffer layer on the substrate by removing the exposed second buffer layer, forming deep junction in the substrate using the spacer as a mask, and removing the spacer. The third buffer layer is a material layer having a higher dielectric constant than the second buffer layer. The spacer includes a material layer different than the third, second and first buffer layers.
    Type: Application
    Filed: July 6, 2012
    Publication date: July 4, 2013
    Applicants: SNU R&DB FOUNDATION, SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Chul Sun, Byung-Gook Park
  • Patent number: 8472237
    Abstract: Example embodiments disclose a semiconductor device using resistive memory material layers and a method of driving the semiconductor device. The semiconductor device includes a plurality of memory cells. At least one memory cell includes a uni-polar variable resistor and a bi-polar variable resistor connected in series and configured to switch between low resistance states and high resistance states, respectively, according to an applied voltage.
    Type: Grant
    Filed: November 10, 2010
    Date of Patent: June 25, 2013
    Assignees: Samsung Electronics Co., Ltd., Seoul National University R&DB Foundation
    Inventors: Jeong-hoon Oh, Kyung-chang Ryoo, Byung-gook Park, Kyung-seok Oh, In-gyu Baek
  • Publication number: 20130140612
    Abstract: A back-bias region is disposed on a substrate. A buried insulating layer covers the substrate and the back-bias region. A body is formed on the buried insulating layer and partially overlaps the back-bias region. A drain is in contact with the body. A gate electrode covers top and lateral surfaces of the body.
    Type: Application
    Filed: July 20, 2012
    Publication date: June 6, 2013
    Applicants: SNU R&DB FOUNDATION, SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Chul Sun, Byung-Gook Park