Patents by Inventor Carsten Von Koblinski

Carsten Von Koblinski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200402851
    Abstract: A method of manufacturing a semiconductor wafer having a roughened metallization layer surface is described. The method includes immersing the semiconductor wafer in an electrolytic bath. Gas bubbles are generated in the electrolytic bath. A surface of a metallization layer on the semiconductor wafer is electrochemically roughened in the presence of the gas bubbles by applying a reversing voltage between the metallization layer and an electrode of the electrolytic bath.
    Type: Application
    Filed: June 19, 2020
    Publication date: December 24, 2020
    Inventors: Carsten von Koblinski, Tobias Polster
  • Publication number: 20200273750
    Abstract: In an embodiment, a composite semiconductor substrate includes a first polymer layer and a plurality of semiconductor dies having a first surface, a second surface opposing the first surface, side faces extending between the first surface and the second surface and a first metallization structure on the first surface. Edge regions of the first surface and at least portions of the side faces are embedded in the first polymer layer. At least one metallic region of the first metallization structure is exposed from the first polymer layer. A second metallization structure is arranged on the second surface of the plurality of semiconductor dies. A second polymer layer is arranged on edge regions of the second surface of the plurality of semiconductor dies and on the first polymer layer in regions between the side faces of neighbouring ones of the plurality of semiconductor dies.
    Type: Application
    Filed: May 14, 2020
    Publication date: August 27, 2020
    Inventors: Paul Ganitzer, Carsten von Koblinski, Thomas Feil, Gerald Lackner, Jochen Mueller, Martin Poelzl, Tobias Polster
  • Patent number: 10748787
    Abstract: A semiconductor device includes an insulating carrier structure comprised of an insulating inorganic material. The carrier structure has a receptacle in which a semiconductor chip is disposed. The semiconductor chip has a first side, a second side and a lateral rim. The carrier structure laterally surrounds the semiconductor chip and the lateral rim. The semiconductor device also includes a metal structure on and in contact with the second side of the semiconductor chip and embedded in the carrier structure.
    Type: Grant
    Filed: October 26, 2017
    Date of Patent: August 18, 2020
    Assignee: Infineon Technologies AG
    Inventors: Carsten von Koblinski, Ulrike Fastner, Andre Brockmeier, Peter Zorn
  • Publication number: 20200176580
    Abstract: A silicon carbide device includes a silicon carbide substrate having a body region and a source region of a transistor cell. Further, the silicon carbide device includes a titanium carbide gate electrode of the transistor cell.
    Type: Application
    Filed: November 25, 2019
    Publication date: June 4, 2020
    Inventors: Ralf Siemieniec, Thomas Aichinger, Iris Moder, Francisco Javier Santos Rodriguez, Hans-Joachim Schulze, Carsten von Koblinski
  • Patent number: 10672664
    Abstract: In an embodiment, a method includes forming at least one trench in non-device regions of a first surface of a semiconductor wafer, the non-device regions being arranged between component positions, the component positions including device regions and a first metallization structure, applying a first polymer layer to the first surface of a semiconductor wafer such that the trenches and edge regions of the component positions are covered with the first polymer layer and such that at least a portion of the first metallization structure is uncovered by the first polymer layer, removing portions of a second surface of the semiconductor wafer, the second surface opposing the first surface, revealing portions of the first polymer layer in the non-device regions and producing a worked second surface and inserting a separation line through the first polymer layer in the non-device regions to form a plurality of separate semiconductor dies.
    Type: Grant
    Filed: February 27, 2017
    Date of Patent: June 2, 2020
    Assignee: Infineon Technologies AG
    Inventors: Paul Ganitzer, Carsten von Koblinski, Thomas Feil, Gerald Lackner, Jochen Mueller, Martin Poelzl, Tobias Polster
  • Publication number: 20200111759
    Abstract: In an embodiment, a semiconductor device includes a semiconductor body having a first major surface, a second major surface opposing the first major surface and at least one transistor device structure, a source pad and a gate pad arranged on the first major surface, a drain pad and at least one further contact pad coupled to a further device structure. The drain pad and the at least one further contact pad are arranged on the second major surface.
    Type: Application
    Filed: October 4, 2019
    Publication date: April 9, 2020
    Inventor: Carsten von Koblinski
  • Patent number: 10615040
    Abstract: A method of processing a power semiconductor device includes: providing a semiconductor body of the power semiconductor device; coupling a mask to the semiconductor body; and subjecting the semiconductor body to an ion implantation such that implantation ions traverse the mask prior to entering the semiconductor body.
    Type: Grant
    Filed: June 7, 2017
    Date of Patent: April 7, 2020
    Assignee: Infineon Technologies AG
    Inventors: Roland Rupp, Alexander Breymesser, Andre Brockmeier, Ronny Kern, Francisco Javier Santos Rodriguez, Carsten von Koblinski
  • Publication number: 20200091058
    Abstract: A connection body which comprises a base structure at least predominantly made of a semiconductor oxide material or glass material, and an electrically conductive wiring structure on and/or in the base structure, wherein the electrically conductive wiring structure comprises at least one vertical wiring section with a first lateral dimension on and/or in the base structure and at least one lateral wiring section connected with the at least one vertical wiring section, wherein the at least one lateral wiring section has a second lateral dimension on and/or in the base structure, which is different to the first lateral dimension.
    Type: Application
    Filed: September 12, 2019
    Publication date: March 19, 2020
    Inventors: Andreas Riegler, Christian Fachmann, Matteo-Alessandro Kutschak, Carsten von Koblinski, Hans Weber
  • Patent number: 10433736
    Abstract: An implantable vessel fluid sensor is configured to sense at least one vessel fluid parameter of a vessel. The implantable vessel fluid sensor includes a tubular body having a first end portion. The first end portion is configured to be inserted into and to form a sealed junction with an open vessel end of the vessel. The implantable vessel fluid sensor further includes a sensor unit connected to the tubular body. The sensor unit includes a sensor region configured to be in direct contact with the vessel fluid in a sealed junction state. A minimum distance between the sensor region and the first end portion is at most 10 times an outer diameter of the first end portion of the tubular body.
    Type: Grant
    Filed: January 29, 2016
    Date of Patent: October 8, 2019
    Assignee: Infineon Technologies AG
    Inventors: Kamil Karlovsky, Bernhard Goller, Dirk Hammerschmidt, Horst Theuss, Carsten von Koblinski
  • Patent number: 10431471
    Abstract: Various embodiments provide a method of planarizing a semiconductor wafer, wherein the method comprises providing a semiconductor wafer comprising a surface; and forming a mask layer on the surface of the semiconductor wafer, wherein a thickness of the mask layer is smaller in thinning areas, which are to be thinned for planarizing, than in areas which are not to be thinned for planarizing.
    Type: Grant
    Filed: April 25, 2016
    Date of Patent: October 1, 2019
    Assignee: Infineon Technologies AG
    Inventors: Carsten Von Koblinski, Markus Ottowitz, Andreas Riegler
  • Publication number: 20190267343
    Abstract: In an embodiment, a module includes a first electronic device in a first device region and a second electronic device in a second device region. The first electronic device is operably coupled to the second electronic device to form a circuit. Side faces of the first electronic device and of the second electronic device are embedded in, and in direct contact with, a first epoxy layer.
    Type: Application
    Filed: February 22, 2019
    Publication date: August 29, 2019
    Inventors: Thomas Feil, Danny Clavette, Carsten von Koblinski
  • Publication number: 20190267362
    Abstract: In an embodiment, a semiconductor package includes a first transistor device having first and second opposing surfaces, a first power electrode and a control electrode arranged on the first surface and a second power electrode arranged on the second surface. A first metallization structure arranged on the first surface includes a plurality of outer contact pads which includes a protective layer of solder, Ag or Sn. A second metallization structure is arranged on the second surface. A conductive connection extending from the first surface to the second surface electrically connects the second power electrode to an outer contact pad of the first metallization structure. A first epoxy layer arranged on side faces and on the first surface of the transistor device includes openings which define a lateral size of the plurality of outer contact pads and a package footprint.
    Type: Application
    Filed: February 22, 2019
    Publication date: August 29, 2019
    Inventors: Thomas Feil, Danny Clavette, Paul Ganitzer, Martin Poelzl, Carsten von Koblinski
  • Patent number: 10332814
    Abstract: A bonded system includes a reconstituted wafer including a hygroscopic material. A moisture barrier layer is arranged over a surface of the reconstituted wafer. An adhesive layer is arranged over a surface of the moisture barrier opposite the reconstituted wafer. A carrier is arranged over a surface of the adhesive layer opposite the moisture barrier. The adhesive layer adhesively bonds the reconstituted wafer and the carrier together.
    Type: Grant
    Filed: February 18, 2016
    Date of Patent: June 25, 2019
    Assignee: Infineon Technologies AG
    Inventors: Claus Von Waechter, Christian Altschaeffl, Holger Doepke, Uwe Hoeckele, Franz Xaver Muehlbauer, Daniel Porwol, Tobias Schmidt, Christian Schweiger, Carsten Von Koblinski
  • Publication number: 20190088550
    Abstract: In an embodiment, a method includes forming at least one trench in non-device regions of a first surface of a semiconductor wafer, the non-device regions being arranged between component positions, the component positions including device regions and a first metallization structure, applying a first polymer layer to the first surface of a semiconductor wafer such that the trenches and edge regions of the component positions are covered with the first polymer layer and such that at least a portion of the first metallization structure is uncovered by the first polymer layer, removing portions of a second surface of the semiconductor wafer, the second surface opposing the first surface, revealing portions of the first polymer layer in the non-device regions and producing a worked second surface and inserting a separation line through the first polymer layer in the non-device regions to form a plurality of separate semiconductor dies.
    Type: Application
    Filed: February 27, 2017
    Publication date: March 21, 2019
    Inventors: Paul Ganitzer, Carsten von Koblinski, Thomas Feil, Gerald Lackner, Jochen Mueller, Martin Poelzl, Tobias Polster
  • Publication number: 20190023600
    Abstract: An array of glass members is arranged in a glass substrate includes a plurality of depressions formed in a first main surface of the glass substrate, and a plurality of openings formed in a second main surface of the glass substrate.
    Type: Application
    Filed: September 27, 2018
    Publication date: January 24, 2019
    Inventors: Andre Brockmeier, Alexander Breymesser, Carsten Von Koblinski, Francisco Javier Santos Rodriguez, Peter Zorn
  • Patent number: 10128204
    Abstract: In accordance with an embodiment, an RF module includes a bulk semiconductor substrate with at least one integrated RF component integrated in a first main surface region of the bulk semiconductor substrate; an insulator structure surrounding a side surface region of the bulk semiconductor substrate; a wiring layer stack including at least one structured metallization layer embedded into an insulation material, the wiring layer stack being arranged on the first main surface region of the bulk semiconductor substrate and a first main surface region of the insulator structure; and a carrier structure at a second main surface region of the insulator structure, wherein the carrier structure and the insulator structure include different materials.
    Type: Grant
    Filed: October 11, 2017
    Date of Patent: November 13, 2018
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Carsten Ahrens, Katharina Umminger, Carsten von Koblinski
  • Patent number: 10112861
    Abstract: A method of manufacturing a plurality of glass members comprises bringing a first main surface of a glass substrate in contact with a first working surface of a first mold substrate, the first working surface being provided with a plurality of first protruding portions, and bringing a second main surface of the glass substrate in contact with a second working surface of a second mold substrate, the second working surface being provided with a plurality of second protruding portions. The method further comprises controlling a temperature of the glass substrate to a temperature above a glass-transition temperature to form the plurality of glass members, removing the first and the second mold substrates from the glass substrate, and separating adjacent ones of the plurality of glass members.
    Type: Grant
    Filed: July 30, 2015
    Date of Patent: October 30, 2018
    Assignee: Infineon Technologies AG
    Inventors: Andre Brockmeier, Alexander Breymesser, Carsten Von Koblinski, Francisco Javier Santos Rodriguez, Peter Zorn
  • Publication number: 20180265354
    Abstract: A semiconductor element is formed in a mesa portion of a semiconductor substrate. A cavity is formed in a working surface of the semiconductor substrate. The semiconductor substrate is brought in contact with a glass piece made of a glass material and having a protrusion. The glass piece and the semiconductor substrate are arranged such that the protrusion extends into the cavity. The glass piece is bonded to the semiconductor substrate. The glass piece is in-situ bonded to the semiconductor substrate by pressing the glass piece against the semiconductor substrate. During the pressing a temperature of the glass piece exceeds a glass transition temperature and the temperature and a force exerted on the glass piece are controlled to fluidify the glass material and after re-solidifying the protrusion completely fills the cavity.
    Type: Application
    Filed: May 16, 2018
    Publication date: September 20, 2018
    Inventors: Alexander Breymesser, Andre Brockmeier, Carsten von Koblinski, Francisco Javier Santos Rodriguez
  • Patent number: 9981844
    Abstract: A source material, which is based on a glass, is arranged on a working surface of a mold substrate. The mold substrate is made of a single-crystalline material. A cavity is formed in the working surface. The source material is pressed against the mold substrate. During pressing a temperature of the source material and a force exerted on the source material are controlled to fluidify source material. The fluidified source material flows into the cavity. Re-solidified source material forms a glass piece with a protrusion extending into the cavity. After re-solidifying, the glass piece may be bonded to the mold substrate. On the glass piece, protrusions and cavities can be formed with slope angles less than 80 degrees, with different slope angles, with different depths and widths of 10 micrometers and more.
    Type: Grant
    Filed: March 8, 2012
    Date of Patent: May 29, 2018
    Assignee: Infineon Technologies AG
    Inventors: Alexander Breymesser, Andre Brockmeier, Carsten von Koblinski, Francisco Javier Santos Rodriguez
  • Publication number: 20180108622
    Abstract: In accordance with an embodiment, an RF module includes a bulk semiconductor substrate with at least one integrated RF component integrated in a first main surface region of the bulk semiconductor substrate; an insulator structure surrounding a side surface region of the bulk semiconductor substrate; a wiring layer stack including at least one structured metallization layer embedded into an insulation material, the wiring layer stack being arranged on the first main surface region of the bulk semiconductor substrate and a first main surface region of the insulator structure; and a carrier structure at a second main surface region of the insulator structure, wherein the carrier structure and the insulator structure include different materials.
    Type: Application
    Filed: October 11, 2017
    Publication date: April 19, 2018
    Inventors: Carsten Ahrens, Katharina Umminger, Carsten von Koblinski