Patents by Inventor Chae Kyu Jang

Chae Kyu Jang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090122616
    Abstract: A threshold voltage of a non-volatile memory device is compensated by a voltage supplier and a controller. The voltage supplier supplies a set voltage to a bulk of a memory cell array, including memory cells, at the time of a read operation of the memory cells. The controller controls the voltage supplier to set and supply a bulk voltage depending on a threshold voltage change of the memory cells.
    Type: Application
    Filed: May 30, 2008
    Publication date: May 14, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventors: Chae Kyu JANG, Jong Hyun Wang, Suk Yun, Seong Hun Park
  • Patent number: 7511569
    Abstract: A circuit for supplying an operation voltage in a memory device includes a voltage supplying section that supplies a constant voltage to an output section through a first path and constantly discharges a portion of the supplied voltage through a second path. A third path section provides the supplied voltage to the output section through a third path in accordance with a controlling signal and a fourth path section discharges a portion of the voltage supplied from the voltage supplying section through a fourth path different from the second path in accordance with the controlling signal. A controller is configured to output the controlling signal that controlling the third and fourth path sections in accordance with an operation mode in the memory device. The circuit controls a dead zone window in accordance with a mode, thereby preventing an unnecessary consumption of power.
    Type: Grant
    Filed: March 16, 2007
    Date of Patent: March 31, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventor: Chae Kyu Jang
  • Patent number: 7499363
    Abstract: A semiconductor memory apparatus includes a bank that includes a core block where a memory cell array is disposed and a control block to drive the memory cell array, a ground power supply pad that is supplied with a ground power through a ground line, a switch that connects the ground line and the core block, and a block control unit that controls an on/off operation of the switch.
    Type: Grant
    Filed: December 12, 2006
    Date of Patent: March 3, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventors: Dong Keun Kim, Chae Kyu Jang
  • Publication number: 20090052247
    Abstract: A fuse circuit in a flash memory device is disclosed. The fuse circuit includes a plurality of memory cells turned on/off by a first voltage in accordance with program state, a switching circuit configured to switch in response to a control signal, thereby transmitting a verifying signal for verifying program of the memory cell to the memory cell, and a cell controller configured to output the verifying signal for controlling program, verification and erase of the memory cells and the control signal.
    Type: Application
    Filed: January 18, 2008
    Publication date: February 26, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventor: Chae Kyu JANG
  • Publication number: 20090027957
    Abstract: A voltage supply circuit includes a voltage generator and a controller. The voltage generator is configured to pump an externally input voltage and store the pumped external voltage as a first voltage having a set voltage level, before power-up begins, or pump the external voltage, add the pumped voltage to the stored voltage, and output the added voltage as an operating voltage. The controller is configured to output a first control signal to drive the voltage generator or stop operation of the voltage generator, according to an operating state.
    Type: Application
    Filed: December 5, 2007
    Publication date: January 29, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventor: Chae Kyu JANG
  • Patent number: 7447100
    Abstract: An over-driving circuit for a semiconductor memory device is capable of rapidly securing a sensing operation of a bit line sense amplifier regardless of a level change of a power supply voltage. Timings are adjusted for supplying an over-driving voltage and for discharging based on a level change of a power supply voltage if a level thereof is changed when a bit line over-driving operation is in progress, thereby preventing an efficiency reduction of the over-driving operation.
    Type: Grant
    Filed: September 28, 2006
    Date of Patent: November 4, 2008
    Assignee: Hynix Semiconductor Inc.
    Inventor: Chae-Kyu Jang
  • Patent number: 7425840
    Abstract: It is provided a semiconductor device with an ability to receive various test signals and check test results in spite of a limited number of pads. The semiconductor device includes a signal transferring unit for transferring a power signal input through a multipurpose pad into a core area or delivering a test signal between the multipurpose pad and the core area while operating in a test mode and a test mode controlling unit for controlling the signal transferring unit to transfer one of the power voltage and the test signal.
    Type: Grant
    Filed: December 29, 2006
    Date of Patent: September 16, 2008
    Assignee: Hynix Semiconductor Inc.
    Inventor: Chae-Kyu Jang
  • Publication number: 20080174297
    Abstract: A circuit for testing a fail in a memory device is disclosed. The memory device includes a memory cell array, a page buffer section, a current controller, and a current measuring section. The memory cell array has memory cells coupled to pairs of bit lines and word lines. The page buffer section has page buffers for programming data to a memory cell selected in accordance with each of the pairs of the bit lines or reading data from the memory cell. The current controller has switching sections coupled to each of the page buffers in the page buffer section and for outputting a current passing through the page buffer selected in accordance with control signals. The current measuring section converts values of currents passing through the switching sections of the current controller into digital values, and outputs the digital values.
    Type: Application
    Filed: May 25, 2007
    Publication date: July 24, 2008
    Applicant: Hynix Semiconductor Inc.
    Inventor: Chae Kyu JANG
  • Publication number: 20080151662
    Abstract: A leakage current control device of a semiconductor memory device is provided to effectively remove leakage current flowing from a bit line to a word line when a process defect is generated by gate residues of the semiconductor memory device, thereby reducing unnecessary current consumption. In the leakage current control device, the bit line boosted to a voltage level of core voltage/2 is controlled at a ground voltage level during a precharge period to remove unnecessary leakage current flowing from the bit line to a word line bridge.
    Type: Application
    Filed: March 7, 2008
    Publication date: June 26, 2008
    Applicant: Hynix Semiconductor Inc.
    Inventors: Sung Soo XI, Chae Kyu Jang, Hoe Kwon Jeong
  • Publication number: 20080088334
    Abstract: It is provided a semiconductor device with an ability to receive various test signals and check test results in spite of a limited number of pads. The semiconductor device includes a signal transferring unit for transferring a power signal input through a multipurpose pad into a core area or delivering a test signal between the multipurpose pad and the core area while operating in a test mode and a test mode controlling unit for controlling the signal transferring unit to transfer one of the power voltage and the test signal.
    Type: Application
    Filed: December 29, 2006
    Publication date: April 17, 2008
    Inventor: Chae-Kyu Jang
  • Publication number: 20080088362
    Abstract: A circuit for supplying an operation voltage in a memory device includes a voltage supplying section that supplies a constant voltage to an output section through a first path and constantly discharges a portion of the supplied voltage through a second path. A third path section provides the supplied voltage to the output section through a third path in accordance with a controlling signal and a fourth path section discharges a portion of the voltage supplied from the voltage supplying section through a fourth path different from the second path in accordance with the controlling signal. A controller is configured to output the controlling signal that controlling the third and fourth path sections in accordance with an operation mode in the memory device. The circuit controls a dead zone window in accordance with a mode, thereby preventing an unnecessary consumption of power.
    Type: Application
    Filed: March 16, 2007
    Publication date: April 17, 2008
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Chae Kyu JANG
  • Publication number: 20070247951
    Abstract: A semiconductor memory apparatus includes a bank that includes a core block where a memory cell array is disposed and a control block to drive the memory cell array, a ground power supply pad that is supplied with a ground power through a ground line, a switch that connects the ground line and the core block, and a block control unit that controls an on/off operation of the switch.
    Type: Application
    Filed: December 12, 2006
    Publication date: October 25, 2007
    Applicant: Hynix Semiconductor Inc.
    Inventors: Dong Keun Kim, Chae Kyu Jang
  • Patent number: 7276941
    Abstract: There is provided a power up circuit capable of outputting a power up signal delayed by a predetermined time. The power up circuit includes a voltage divider for dividing an external voltage, a delay controller for generating a control signal to control an output voltage of the voltage divider for a predetermined time by using the external voltage, and a signal generator for generating a power up signal delayed by a predetermined time by using the control signal.
    Type: Grant
    Filed: December 27, 2004
    Date of Patent: October 2, 2007
    Assignee: Hynix Semiconductor Inc.
    Inventor: Chae-Kyu Jang
  • Publication number: 20070070726
    Abstract: A semiconductor memory over-driving scheme for a semiconductor memory device makes it possible to secure a high-speed sensing operation of a memory sense amplifier, regardless of a change of a power supply voltage. Over-driving efficiency is improved by controlling the discharging time and the drivability using different sized the drivers when the power supply voltage fluctuates while the bit line over-driving operation is performed.
    Type: Application
    Filed: September 29, 2006
    Publication date: March 29, 2007
    Inventors: Chae-Kyu Jang, Ju-Young Seo
  • Publication number: 20070070724
    Abstract: A semiconductor memory device is provided. Especially, there is disclosed a technique capable of increasing a net die by employing a cell capacitor as a reservoir capacitor according to a set mode. The semiconductor memory device of the present invention uses the cell capacitor as the reservoir capacitor in a normal mode, and prevents each voltage from being applied to the cell capacitor in a burn-in test mode. The voltage applied to the cell capacitor or MOS transistor can be adjusted according to the set mode.
    Type: Application
    Filed: September 26, 2006
    Publication date: March 29, 2007
    Inventor: Chae-Kyu Jang
  • Publication number: 20070070757
    Abstract: An over-driving circuit for a semiconductor memory device is capable of rapidly securing a sensing operation of a bit line sense amplifier regardless of a level change of a power supply voltage. Timings are adjustsed for supplying an over-driving voltage and for discharging based on a level change of a power supply voltage if a level thereof is changed when a bit line over-driving operation is in progress, thereby preventing an efficiency reduction of the over-driving operation.
    Type: Application
    Filed: September 28, 2006
    Publication date: March 29, 2007
    Inventor: Chae-Kyu Jang
  • Patent number: 7193315
    Abstract: A TV-BGA package comprises: a PCB having bonding fingers; an adhesive material being coated on an edge of the PCB; a sealing post being adhered on the adhesive material; a semiconductor testing chip having a plurality of bonding pads adhered on the PCB; a plurality of metal wires separately connecting bonding pads of the PCB to the bonding fingers of the PCB; a sealing cap adhered on a sealing post for sealing the semiconductor chip; and a plurality of solder balls adhered to a lower side of the PCB. An extrusion is formed at a upper end of the sealing post, and the sealing cap is adhered on the extrusion of the sealing post. Further, the sealing cap is adhered on the extrusion of the sealing post by a low temperature thermoplastic tape or a material similar to low temperature thermoplastic tape. In the TV-BGA package, a sealing post is adhered on the adhesive material coated on an edge of the PCB, and then a sealing cap is capped on the sealing post, so that a test vehicle is manufactured.
    Type: Grant
    Filed: July 14, 2003
    Date of Patent: March 20, 2007
    Assignee: Hynix Semiconductor Inc.
    Inventors: Chae Kyu Jang, Sang Kwon Lee
  • Publication number: 20060061397
    Abstract: There is provided a power up circuit capable of outputting a power up signal delayed by a predetermined time. The power up circuit includes a voltage divider for dividing an external voltage, a delay controller for generating a control signal to control an output voltage of the voltage divider for a predetermined time by using the external voltage, and a signal generator for generating a power up signal delayed by a predetermined time by using the control signal.
    Type: Application
    Filed: December 27, 2004
    Publication date: March 23, 2006
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventor: Chae-Kyu Jang
  • Patent number: 6990027
    Abstract: Provided is directed to a semiconductor memory device including a control path for enabling a sense generator signal for delaying time as long as a bitline sense amplifier operates in response to a row active signal and enabling a precharge signal according to the sense generator signal, wherein the control path includes: a first time control unit for varying an enabling time of the sense generator signal by each time, according to a special test mode signal for testing the semiconductor memory device and a specific column address; and a second time control unit for varying an enabling time of the precharge signal by each step, according to a special test mode signal for testing the semiconductor memory device and a specific column address.
    Type: Grant
    Filed: June 24, 2004
    Date of Patent: January 24, 2006
    Assignee: Hynix Semiconductor Inc.
    Inventor: Chae Kyu Jang
  • Patent number: 6876247
    Abstract: Provided is a high voltage generator including a level detector for selecting one of a plurality of voltage sources in accordance with an option control signal and comparing the selected voltage source with a Vpp voltage; a first oscillator for generating a plurality of pulse signals having different periods, the first oscillator being operated in accordance with the option control signal; a second oscillator for generating pulse signals, the second oscillator operated in accordance with the option control signal; a first charge pump for generating the Vpp voltage by performing a pumping operation in accordance with an output of the first oscillator, the first charge pump being enabled in accordance with the option control signal; and a second charge pump for generating the Vpp voltage by performing a pumping operation in accordance with an output of the second oscillator, the second charge pump being enabled in accordance with the option control signal.
    Type: Grant
    Filed: December 17, 2003
    Date of Patent: April 5, 2005
    Assignee: Hynix Semiconductor Inc.
    Inventors: Chae Kyu Jang, Sang Kwon Lee