Patents by Inventor Chien-Hsiun Lee

Chien-Hsiun Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7833896
    Abstract: A method of manufacturing a semiconductor device and structure thereof. The method includes providing a workpiece, the workpiece having at least one conductive pad partially exposed through an opening in a passivation layer, the passivation layer having a top surface and the opening in the passivation layer having sidewalls. A barrier layer is formed over the at least one conductive pad, wherein the barrier layer lines the sidewalls of the opening in the passivation layer and is disposed over a top portion of the passivation layer proximate the opening. A conductive cap is formed over the barrier layer within the opening in the passivation layer, and the conductive cap is recessed to a height below the top surface of the passivation layer. The conductive cap may be used for testing with a probe or may be used for wire-bonding.
    Type: Grant
    Filed: September 23, 2004
    Date of Patent: November 16, 2010
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chung Yu Wang, Chien-Hsiun Lee
  • Publication number: 20100279463
    Abstract: A method of forming a stacked die structure is disclosed. A plurality of dies are respectively bonded to a plurality of semiconductor chips on a first surface of a wafer. An encapsulation structure is formed over the plurality of dies and the first surface of the wafer. The encapsulation structure covers a central portion of the first surface of the wafer and leaves an edge portion of the wafer exposed. A protective material is formed over the first surface of the edge portion of the wafer.
    Type: Application
    Filed: February 5, 2010
    Publication date: November 4, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: C. W. Hsiao, Bo-l Lee, Tsung-Ding Wang, Kai-Ming Ching, Chen-Shien Chen, Chien-Hsiun Lee, Clinton Chao
  • Publication number: 20100273296
    Abstract: A method of forming a package structure includes providing a plurality of dies; attaching the plurality of dies onto a heat-dissipating plate; and sawing the heat-dissipating plate into a plurality of packages, each including one of the plurality of dies and a piece of the heat-dissipating plate.
    Type: Application
    Filed: July 1, 2010
    Publication date: October 28, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsin-Hui Lee, Mirng-Ji Lii, Chien-Hsiun Lee
  • Patent number: 7772691
    Abstract: A method of forming a package structure includes providing a plurality of dies; attaching the plurality of dies onto a heat-dissipating plate; and sawing the heat-dissipating plate into a plurality of packages, each including one of the plurality of dies and a piece of the heat-dissipating plate.
    Type: Grant
    Filed: October 12, 2007
    Date of Patent: August 10, 2010
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsin-Hui Lee, Mirng-Ji Lii, Chien-Hsiun Lee
  • Publication number: 20100093135
    Abstract: A method includes joining an integrated circuit die having at least one low-k dielectric layer to a package substrate or printed circuit board using a plurality of solder bumps located between the die and the package substrate or printed circuit board. The low-k dielectric layer has a dielectric constant of about 3.0 or less. The solder bumps have a lead concentration of about 5% or less. A stratified underfill is formed between the die and the package substrate or printed circuit board.
    Type: Application
    Filed: December 16, 2009
    Publication date: April 15, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Mirng-Ji Lii, Szu-Wei Lu, Tjandra Winata Karta, Chien-Hsiun Lee
  • Publication number: 20100047963
    Abstract: System and method for bonding semiconductor substrates is presented. A preferred embodiment comprises forming a buffer layer over a surface of a semiconductor substrate while retaining TSVs that protrude from the buffer layer in order to prevent potential voids that might form. A protective layer is formed on another semiconductor substrate that will be bonded to the first semiconductor substrate. The two substrates are aligned and bonded together, with the buffer layer preventing any short circuit contacts to the surface of the original semiconductor substrate.
    Type: Application
    Filed: August 19, 2008
    Publication date: February 25, 2010
    Inventors: Dean Wang, Chen-Shien Chen, Kai-Ming Ching, Bo-I Lee, Chien-Hsiun Lee
  • Patent number: 7656042
    Abstract: A method includes joining an integrated circuit die having at least one low-k dielectric layer to a package substrate or printed circuit board using a plurality of solder bumps located between the die and the package substrate or printed circuit board. The low-k dielectric layer has a dielectric constant of about 3.0 or less. The solder bumps have a lead concentration of about 5% or less. A stratified underfill is formed between the die and the package substrate or printed circuit board.
    Type: Grant
    Filed: March 29, 2006
    Date of Patent: February 2, 2010
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Mirng-Ji Lii, Szu Wei Lu, Tjandra Winata Karta, Chien-Hsiun Lee
  • Publication number: 20090321948
    Abstract: A method for fabricating a semiconductor device is provided which includes providing a first device, a second device, and a third device, providing a first coating material between the first device and the second device, the first coating material being uncured, providing a second coating material between the second device and the third device, the second coating material being uncured, and thereafter, curing the first and second coating materials in a same process.
    Type: Application
    Filed: June 27, 2008
    Publication date: December 31, 2009
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Dean Wang, Chien-Hsiun Lee, Chen-Shien Chen, Clinton Chao, Mirng-Ji Lii, Tjandra Winata Karta
  • Publication number: 20090263214
    Abstract: A silicon-based wafer such as a TSV interposer wafer having a first and second surfaces wherein a glass carrier is mounted on the second surface by a UV tape is held by a vacuum holder applied on the first surface and the glass carrier is removed from the silicon-based wafer by irradiating the UV tape with a UV light through the glass carrier. The silicon-based wafer is then flipped and placed onto a vacuum plate and secured to the vacuum plate by applying vacuum to the vacuum plate. The vacuum holder is then released from the silicon-based wafer leaving the silicon-based wafer secured to the vacuum plate for subsequent processing steps.
    Type: Application
    Filed: April 22, 2008
    Publication date: October 22, 2009
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chien-Hsiun Lee, Chen-Shien Chen, Mirng-Ji Lii, Tjandra Winata Karta
  • Publication number: 20090233402
    Abstract: A wafer level integrated circuit assembly method is conducted as follows. First, a mother device wafer with plural first posts is provided. The first posts are used for electrical connection and are made of copper according to an embodiment. Solder is sequentially formed on the first posts. The solder is preferably pre-formed on a wafer, and the locations of the solder correspond to the first posts of the mother device wafer. Consequently, the solder can be formed on or adhered to the first posts by placing the wafer having pre-formed solder onto the first posts. Plural dies having plural second posts corresponding to the first posts are placed onto the mother device wafer. Then, the solder is reflowed to bond the first and second posts, and the mother device wafer is diced.
    Type: Application
    Filed: March 11, 2008
    Publication date: September 17, 2009
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chien Hsiun Lee, Clinton Chao, Mirng Ji Lii, Tjandra Winata Karta
  • Patent number: 7573138
    Abstract: A stress decoupling structure provided underneath the under-ball-metallurgy (UBM) pads of a flip-chip bonding integrated circuit (IC) chip enhances the cyclic fatigue life of the solder joints formed by the solder bumps on the IC chip. The stress decoupling structure is formed from an elastic polymer layer provided over the active surface of the integrated circuit chip. A plurality of conductive metal posts are formed in the elastic polymer layer, extending between one of the contact pads on the active surface of the chip and one of the UBM pads. Solder bumps provided on the UBM pads form the solder joints between the chip and the next level interconnect structure.
    Type: Grant
    Filed: November 30, 2006
    Date of Patent: August 11, 2009
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chien-Hsiun Lee, Mirng-Ji Lii
  • Publication number: 20090130840
    Abstract: Protection of a solder ball joint is disclosed in which the solder ball joint is located below the surface level of the encapsulating buffer layer. The buffering layer is etched to expose one or more electrode posts, each of which may be made up of a single column or multiple columns. A top layer resulting either from a top conductive cap or a plating layer around the electrode posts also lies below the buffer layer. When the solder ball is placed onto the posts, the solder/ball joint is protected in a position below the surface of the buffer layer, while still maintaining an electrical connection between the various solder balls and their associated or capping/plating material, electrode posts, wiring layers, and circuit layers. Therefore, the entire ball joint is protected from direct stress.
    Type: Application
    Filed: November 16, 2007
    Publication date: May 21, 2009
    Inventors: Chung Yu Wang, Chien-Hsiun Lee, Pei-Haw Tsao, Kuo-Chin Chang, Chung-Yi Lin, Bill Kiang
  • Publication number: 20090096085
    Abstract: A method of forming a package structure includes providing a plurality of dies; attaching the plurality of dies onto a heat-dissipating plate; and sawing the heat-dissipating plate into a plurality of packages, each including one of the plurality of dies and a piece of the heat-dissipating plate.
    Type: Application
    Filed: October 12, 2007
    Publication date: April 16, 2009
    Inventors: Hsin-Hui Lee, Mirng-Ji Lii, Chien-Hsiun Lee
  • Patent number: 7491624
    Abstract: Disclosed are techniques that teach the replacement of the typical organic, plastic, or ceramic package substrate used in semiconductor package devices with a low-CTE package substrate. In one embodiment, a semiconductor device implementing the disclosed techniques is provided, where the device comprises an integrated circuit chip having at least one coupling component formed on an exterior surface thereof. Also, the device includes a package substrate having a mounting surface with bonding pads that are configured to receive the at least one coupling component. In such embodiments, the package substrate is selected or manufactured such that it has a coefficient of thermal expansion in a direction perpendicular to its mounting surface that is less than approximately twice a coefficient of thermal expansion along a plane parallel to its mounting surface.
    Type: Grant
    Filed: December 14, 2006
    Date of Patent: February 17, 2009
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Szu-Wei Lu, Hsin-Hui Lee, Chien-Hsiun Lee, Mirng-Ji Lii
  • Publication number: 20090011543
    Abstract: An improved Wafer-Level Chip-Scale Packaging (WLCSP) process is described that includes forming a plurality of conductive pillars on a first surface of a semiconductor wafer. One or more grooves are dry etched into the first surface of the semiconductor wafer, where the grooves define at least one boundary between each of a plurality of die within the semiconductor wafer. A layer of encapsulating material is deposited over the first surface. A recess is then cut in each of the grooves through the encapsulating material, where the cutting leaves a piece of semiconductor material on the second surface of the semiconductor wafer. The second surface is then ground to remove the piece of semiconductor material, where the removal of this material separates the plurality of die.
    Type: Application
    Filed: July 3, 2007
    Publication date: January 8, 2009
    Inventors: Tjandra Winata Karta, Steven Hsu, Chien-Hsiun Lee, Gene Wu, Jimmy Liang
  • Publication number: 20080274592
    Abstract: A method of forming an integrated circuit structure is provided. The method includes providing an interposer wafer; mounting the interposer wafer onto a handling wafer; thinning a backside of the interposer wafer; removing the handling wafer from the interposer wafer after the step of thinning; securing the interposer wafer on a fixture; and bonding a die on the interposer wafer.
    Type: Application
    Filed: May 4, 2007
    Publication date: November 6, 2008
    Inventors: Chien-Hsiun Lee, Ming-Chung Sung, Clinton Chao, Tjandra Winata Karta
  • Publication number: 20080274589
    Abstract: A method of packaging integrated circuit structures is provided. The method includes providing a wafer having bonding conductors on a surface of the wafer, and applying a compound underfill onto the surface of the wafer. The compound underfill includes an underfill material and a flux material. A die is then bonded on the wafer after the step of applying the compound underfill, wherein solder bumps on the die are joined with the bonding conductors.
    Type: Application
    Filed: May 4, 2007
    Publication date: November 6, 2008
    Inventors: Chien-Hsiun Lee, Clinton Chao, Ming-Chung Sung, Tjandra Winata Karta
  • Publication number: 20080128885
    Abstract: A stress decoupling structure provided underneath the under-ball-metallurgy (UBM) pads of a flip-chip bonding integrated circuit (IC) chip enhances the cyclic fatigue life of the solder joints formed by the solder bumps on the IC chip. The stress decoupling structure is formed from an elastic polymer layer provided over the active surface of the integrated circuit chip. A plurality of conductive metal posts are formed in the elastic polymer layer, extending between one of the contact pads on the active surface of the chip and one of the UBM pads. Solder bumps provided on the UBM pads form the solder joints between the chip and the next level interconnect structure.
    Type: Application
    Filed: November 30, 2006
    Publication date: June 5, 2008
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chien-Hsiun Lee, Mirng-Ji Lii
  • Publication number: 20070238220
    Abstract: A method includes joining an integrated circuit die having at least one low-k dielectric layer to a package substrate or printed circuit board using a plurality of solder bumps located between the die and the package substrate or printed circuit board. The low-k dielectric layer has a dielectric constant of about 3.0 or less. The solder bumps have a lead concentration of about 5% or less. A stratified underfill is formed between the die and the package substrate or printed circuit board.
    Type: Application
    Filed: March 29, 2006
    Publication date: October 11, 2007
    Inventors: Mirng-Ji Lii, Szu Lu, Tjandra Karta, Chien-Hsiun Lee
  • Publication number: 20070145571
    Abstract: A semiconductor package structure with a heat dissipating stiffener and method of fabricating the same are provided. In one embodiment, the package structure comprises a substrate having a front side and a back side; a semiconductor chip mounted on the front surface of the substrate; a thermally-conductive stiffener mounted over the front surface of the substrate and surrounding the chip, the stiffener having a first portion and a second portion, wherein the first portion is wider than the second portion so as to allow for easy egress of a dispenser into a gap between the chip and the substrate; an underfill layer filled and cured in the gap; and a plurality of solder balls mounted on the back surface of the substrate.
    Type: Application
    Filed: December 15, 2005
    Publication date: June 28, 2007
    Inventors: Chien-Hsiun Lee, Yk Hsiao