Patents by Inventor Chih-Chin Liao

Chih-Chin Liao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090321950
    Abstract: A semiconductor die and a low profile semiconductor package formed therefrom are disclosed. The semiconductor package may include at least first and second stacked semiconductor die mounted to a substrate. The first and/or second semiconductor die may be fabricated with localized cavities through a bottom surface of the semiconductor die, along a side edge of the semiconductor die. The one or more localized cavities in a side take up less than the entire side. Thus, the localized cavities allow low height stacking of semiconductor die while providing each die with a high degree of structural integrity to prevent cracking or breaking of the die edge during fabrication.
    Type: Application
    Filed: June 30, 2008
    Publication date: December 31, 2009
    Inventors: Hem Takiar, Shrikar Bhagath, Cheemen Yu, Chih-Chin Liao
  • Patent number: 7615409
    Abstract: An electronic component is disclosed including a plurality of stacked semiconductor packages. A first such embodiment includes an internal connector for electrically coupling the stacked semiconductor packages. A second such embodiment includes an external connector for electrically coupling the stacked semiconductor packages.
    Type: Grant
    Filed: June 29, 2006
    Date of Patent: November 10, 2009
    Assignee: SanDisk Corporation
    Inventors: Cheemen Yu, Chih-Chin Liao, Hem Takiar
  • Patent number: 7611927
    Abstract: A semiconductor die substrate panel is disclosed including a minimum kerf width between adjoining semiconductor package outlines on the panel, while ensuring electrical isolation of plated electrical terminals. By reducing the width of a boundary between adjoining package outlines, additional space is gained on a substrate panel for semiconductor packages.
    Type: Grant
    Filed: June 8, 2007
    Date of Patent: November 3, 2009
    Assignee: SanDisk Corporation
    Inventors: Chih-Chin Liao, Ning Ye, Cheemen Yu, Jack Chang Chien, Hem Takiar
  • Publication number: 20090263969
    Abstract: A strengthened semiconductor die substrate and package are disclosed. The substrate may include contact fingers formed with nonlinear edges. Providing a nonlinear contour to the contact finger edges reduces the mechanical stress exerted on the semiconductor die which would otherwise occur with straight edges to the contact fingers. The substrate may additionally or alternatively include plating traces extending at an angle from the contact fingers. Extending at an angle, at least the ends of the plating traces at the edge of the substrate are covered beneath a lid in which the semiconductor package is encased. Thus, when in use with a host device, contact between the ends of the plating traces beneath the lid and contact pins of the host device is avoided.
    Type: Application
    Filed: June 29, 2009
    Publication date: October 22, 2009
    Inventors: Hem Takiar, Cheemen Yu, Ken Jian Ming Wang, Chin-Tien Chiu, Han-Shiao Chen, Chih-Chin Liao
  • Publication number: 20090256249
    Abstract: An electronic component is disclosed including a plurality of stacked semiconductor packages. A first such embodiment includes an internal connector for electrically coupling the stacked semiconductor packages. A second such embodiment includes an external connector for electrically coupling the stacked semiconductor packages.
    Type: Application
    Filed: June 22, 2009
    Publication date: October 15, 2009
    Inventors: Cheemen Yu, Chih-Chin Liao, Hem Takiar
  • Patent number: 7592699
    Abstract: A strengthened semiconductor die substrate and package are disclosed. The substrate may include contact fingers formed with nonlinear edges. Providing a nonlinear contour to the contact finger edges reduces the mechanical stress exerted on the semiconductor die which would otherwise occur with straight edges to the contact fingers. The substrate may additionally or alternatively include plating traces extending at an angle from the contact fingers. Extending at an angle, at least the ends of the plating traces at the edge of the substrate are covered beneath a lid in which the semiconductor package is encased. Thus, when in use with a host device, contact between the ends of the plating traces beneath the lid and contact pins of the host device is avoided.
    Type: Grant
    Filed: December 29, 2005
    Date of Patent: September 22, 2009
    Assignee: SanDisk Corporation
    Inventors: Hem Takiar, Cheemen Yu, Ken Jian Ming Wang, Chin-Tien Chiu, Han-Shiao Chen, Chih-Chin Liao
  • Patent number: 7550834
    Abstract: An electronic component is disclosed including a plurality of stacked semiconductor packages. A first such embodiment includes an internal connector for electrically coupling the stacked semiconductor packages. A second such embodiment includes an external connector for electrically coupling the stacked semiconductor packages.
    Type: Grant
    Filed: June 29, 2006
    Date of Patent: June 23, 2009
    Assignee: SanDisk Corporation
    Inventors: Cheemen Yu, Chih-Chin Liao, Hem Takiar
  • Patent number: 7538438
    Abstract: A dummy circuit pattern is disclosed on a surface of a substrate for a semiconductor package. The dummy circuit pattern includes a plurality of straight line segments and a plurality of interrupt patterns to breakup one or more of the straight line segments. The interrupt patterns are provided so as to not electrically isolate areas of the dummy pattern, thus providing electrical continuity across the dummy circuit pattern.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: May 26, 2009
    Assignee: SanDisk Corporation
    Inventors: Cheemen Yu, Ken Jian Ming Wang, Chin-Tien Chiu, Chih-Chin Liao, Han-Shiao Chen
  • Publication number: 20090065902
    Abstract: A method of forming a low profile semiconductor package, and a semiconductor package formed thereby, is disclosed. The semiconductor die is formed with one or more sloped edges on which electrically conductive traces may be deposited to allow the semiconductor die to be coupled to another die and/or a substrate on which the die is mounted. Depositing the electrical traces directly on the surface and sloped edge of the die allows the die to be electrically coupled without bond wires, thereby allowing a reduction in the overall thickness of the package.
    Type: Application
    Filed: September 11, 2007
    Publication date: March 12, 2009
    Inventors: Cheemen Yu, Chih-Chin Liao, Hem Takiar
  • Publication number: 20090004785
    Abstract: A portable memory card and methods of manufacturing same are disclosed. The portable memory includes a substrate having a plurality of holes formed therein. During the encapsulation process, mold compound flows over the top surface of the substrate, through the holes, and down into a recessed section formed in the bottom mold cap plate to form a projection of mold compound on the bottom surface of the substrate.
    Type: Application
    Filed: June 28, 2007
    Publication date: January 1, 2009
    Inventors: Chin-Tien Chiu, Hem Takiar, Chih-Chin Liao, Cheemen Yu, Ning Ye, Jack Chang Chien
  • Publication number: 20090001552
    Abstract: A portable memory card and methods of manufacturing same are disclosed. The portable memory includes a substrate having a plurality of holes formed therein. During the encapsulation process, mold compound flows over the top surface of the substrate, through the holes, and down into a recessed section formed in the bottom mold cap plate to form a projection of mold compound on the bottom surface of the substrate.
    Type: Application
    Filed: June 28, 2007
    Publication date: January 1, 2009
    Inventors: Chin-Tien Chiu, Hem Takiar, Chih-Chin Liao, Cheemen Yu, Ning Ye, Jack Chang Chien
  • Publication number: 20080305306
    Abstract: A panel is disclosed on which a plurality of integrated circuit package outlines may be fabricated within a plurality of process tools. The panel includes recessed portions in the exposed surfaces of the molding compound and/or the substrate. The recesses relieve stress resulting from disparate coefficients of expansion between the substrate and molding compound applied to the substrate around the integrated circuits. In embodiments, the recesses may be formed as lines scored into the surface of the molding compound or substrate. Alternatively, the recesses may be formed in the solder mask on the substrate during a process for applying the solder mask, or the recesses may be formed in the molding compound during the encapsulation process.
    Type: Application
    Filed: June 7, 2007
    Publication date: December 11, 2008
    Inventors: Cheemen Yu, Chih-Chin Liao, Hem Takiar
  • Publication number: 20080305577
    Abstract: A semiconductor die substrate panel is disclosed including a minimum kerf width between adjoining semiconductor package outlines on the panel, while ensuring electrical isolation of plated electrical terminals. By reducing the width of a boundary between adjoining package outlines, additional space is gained on a substrate panel for semiconductor packages.
    Type: Application
    Filed: June 8, 2007
    Publication date: December 11, 2008
    Inventors: Chih-Chin Liao, Ning Ye, Cheemen Yu, Jack Chang Chien, Hem Takiar
  • Publication number: 20080303166
    Abstract: A semiconductor die substrate panel is disclosed including a minimum kerf width between adjoining semiconductor package outlines on the panel, while ensuring electrical isolation of plated electrical terminals. By reducing the width of a boundary between adjoining package outlines, additional space is gained on a substrate panel for semiconductor packages.
    Type: Application
    Filed: June 8, 2007
    Publication date: December 11, 2008
    Inventors: Chih-Chin Liao, Ning Ye, Cheemen Yu, Jack Chang Chien, Hem Takiar
  • Publication number: 20080305576
    Abstract: A panel is disclosed on which a plurality of integrated circuit package outlines may be fabricated within a plurality of process tools. The panel includes recessed portions in the exposed surfaces of the molding compound and/or the substrate. The recesses relieve stress resulting from disparate coefficients of expansion between the substrate and molding compound applied to the substrate around the integrated circuits. In embodiments, the recesses may be formed as lines scored into the surface of the molding compound or substrate. Alternatively, the recesses may be formed in the solder mask on the substrate during a process for applying the solder mask, or the recesses may be formed in the molding compound during the encapsulation process.
    Type: Application
    Filed: June 7, 2007
    Publication date: December 11, 2008
    Inventors: Cheemen Yu, Chih-Chin Liao, Hem Takiar
  • Publication number: 20080182365
    Abstract: A leadframe for a semiconductor package is disclosed including electrical leads which extend from one side of the leadframe to an opposite side of the leadframe, where electrical connection may be made with the semiconductor die at the second side of the leadframe. The semiconductor die may be supported on the leads extending across the leadframe. The package may further include a spacer layer affixed to the electrical leads to fortify the semiconductor package and to prevent exposure of the electrical leads during the molding of the package.
    Type: Application
    Filed: April 1, 2008
    Publication date: July 31, 2008
    Applicant: SANDISK CORPORATION
    Inventors: Ming Hsun Lee, Chih-Chin Liao, Cheemen Yu, Hem Takiar
  • Patent number: 7375415
    Abstract: A leadframe for a semiconductor package is disclosed including electrical leads which extend from one side of the leadframe to an opposite side of the leadframe, where electrical connection may be made with the semiconductor die at the second side of the leadframe. The semiconductor die may be supported on the leads extending across the leadframe. The package may further include a spacer layer affixed to the electrical leads to fortify the semiconductor package and to prevent exposure of the electrical leads during the molding of the package.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: May 20, 2008
    Assignee: SanDisk Corporation
    Inventors: Ming Hsun Lee, Chih-Chin Liao, Cheemen Yu, Hem Takiar
  • Patent number: 7355283
    Abstract: A rigid wave pattern formed on a first side of a substrate in a semiconductor die package. The rigid wave pattern aligns with and overlies the contact fingers formed on the second side of the substrate. When the substrate and dice are encased during the molding process, the rigid wave pattern effectively reduces deformation of and stresses on the dice, therefore substantially alleviating die cracking.
    Type: Grant
    Filed: April 14, 2005
    Date of Patent: April 8, 2008
    Assignee: SanDisk Corporation
    Inventors: Chin-Tien Chiu, Chih-Chin Liao, Ken Jian Ming Wang, Han-Shiao Chen, Cheemen Yu, Hem Takiar
  • Publication number: 20080081455
    Abstract: Methods of forming a semiconductor package including a single-sided substrate are disclosed. In a first embodiment of the present invention, a substrate may include a conductive layer on a top surface of the substrate, i.e., on the same side of the substrate as where the die are mounted. In a second embodiment of the present invention, a substrate may include a conductive layer on a bottom of the substrate, i.e., on the opposite side of the substrate as where the die are mounted.
    Type: Application
    Filed: October 3, 2006
    Publication date: April 3, 2008
    Inventors: Cheemen Yu, Hem Takiar, Chih-Chin Liao
  • Publication number: 20080054445
    Abstract: A rigid wave pattern formed on a first side of a substrate in a semiconductor die package. The rigid wave pattern aligns with and overlies the contact fingers formed on the second side of the substrate. When the substrate and dice are encased during the molding process, the rigid wave pattern effectively reduces deformation of and stresses on the dice, therefore substantially alleviating die cracking.
    Type: Application
    Filed: October 31, 2007
    Publication date: March 6, 2008
    Applicant: SANDISK CORPORATION
    Inventors: Chin-Tien Chiu, Chih-Chin Liao, Ken Wang, Han-Shiao Chen, Cheemen Yu, Hem Takiar