Patents by Inventor Chin Lee Kuan

Chin Lee Kuan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210410273
    Abstract: The present disclosure is directed to a hybrid dielectric interconnect stack for a printed circuit board having a first dielectric layer with a first dielectric constant and a first dielectric loss tangent positioned over an intermediate layer, which includes a first dielectric sublayer with a first sublayer dielectric constant and a first sublayer dielectric loss tangent, an embedded conductive layer, and a second dielectric sublayer with a second sublayer dielectric constant and a second sublayer dielectric loss tangent, in which the embedded conductive layer is positioned between the first and second dielectric sublayers, and a second dielectric layer with a second dielectric constant and a second dielectric loss tangent, in which the intermediate layer is positioned between the first and second dielectric layers.
    Type: Application
    Filed: July 6, 2021
    Publication date: December 30, 2021
    Inventors: Jackson Chung Peng KONG, Bok Eng CHEAH, Jenny Shio Yin ONG, Seok Ling LIM, Chin Lee KUAN, Tin Poay CHUAH
  • Publication number: 20210384135
    Abstract: According to various examples, a stacked semiconductor package is described. The stacked semiconductor package may include a package substrate. The stacked semiconductor package may also include a base die disposed on and electrically coupled to the package substrate. The stacked semiconductor package may further include a mold portion disposed on the package substrate at a periphery of the base die, the mold portion may include a through-mold interconnect electrically coupled to the package substrate. The stacked semiconductor package may further include a semiconductor device having a first section disposed on the base die and a second section disposed on the mold portion, wherein the second section of the semiconductor device may be electrically coupled to the package substrate through the through-mold interconnect.
    Type: Application
    Filed: August 7, 2020
    Publication date: December 9, 2021
    Inventors: Chin Lee KUAN, Bok Eng CHEAH, Jackson Chung Peng KONG, Sameer SHEKHAR, Amit JAIN
  • Publication number: 20210335712
    Abstract: Microelectronic assemblies, related devices, and methods are disclosed herein. In some embodiments, a microelectronic assembly may include a package substrate; a bridge, embedded in the package substrate, wherein the bridge includes an integral passive component, and wherein a surface of the bridge include first contacts in a first interconnect area and second contacts in a second interconnect area; a first die coupled to the passive component via the first contacts in the first interconnect area; and a second die coupled to the second contacts in the second interconnect area.
    Type: Application
    Filed: July 9, 2021
    Publication date: October 28, 2021
    Applicant: Intel Corporation
    Inventors: Amit Kumar Jain, Sameer Shekhar, Chin Lee Kuan, Kevin Joseph Doran, Dong-Ho Han
  • Patent number: 11133256
    Abstract: Microelectronic assemblies, related devices, and methods are disclosed herein. In some embodiments, a microelectronic assembly may include a package substrate; a bridge, embedded in the package substrate, wherein the bridge includes an integral passive component, and wherein a surface of the bridge include first contacts in a first interconnect area and second contacts in a second interconnect area; a first die coupled to the passive component via the first contacts in the first interconnect area; and a second die coupled to the second contacts in the second interconnect area.
    Type: Grant
    Filed: June 20, 2019
    Date of Patent: September 28, 2021
    Assignee: Intel Corporation
    Inventors: Amit Kumar Jain, Sameer Shekhar, Chin Lee Kuan, Kevin Joseph Doran, Dong-Ho Han
  • Publication number: 20210233875
    Abstract: A capacitor loop substrate assembly may include a substrate with a loop shape, one or more capacitors or other electronic components on the substrate, and an opening in the substrate to allow the capacitor loop substrate assembly to be coupled to an integrated circuit package, such as a package including a die. Interconnects and/or contacts for interconnects may be formed in an integrated circuit package to couple the capacitor loop substrate assembly to the integrated circuit package.
    Type: Application
    Filed: April 13, 2021
    Publication date: July 29, 2021
    Inventors: Jenny Shio Yin ONG, Tin Poay CHUAH, Chin Lee KUAN
  • Patent number: 11031359
    Abstract: A capacitor loop substrate assembly may include a substrate with a loop shape, one or more capacitors or other electronic components on the substrate, and an opening in the substrate to allow the capacitor loop substrate assembly to be coupled to an integrated circuit package, such as a package including a die. Interconnects and/or contacts for interconnects may be formed in an integrated circuit package to couple the capacitor loop substrate assembly to the integrated circuit package.
    Type: Grant
    Filed: November 20, 2017
    Date of Patent: June 8, 2021
    Assignee: Intel Corporation
    Inventors: Jenny Shio Yin Ong, Tin Poay Chuah, Chin Lee Kuan
  • Patent number: 10985147
    Abstract: A stiffener on a semiconductor package substrate includes a plurality of parts that are electrically coupled to the semiconductor package substrate on a die side. Both stiffener parts are electrically contacted through a passive device that is soldered between the two stiffener parts and by an electrically conductive adhesive that bonds a given stiffener part to the semiconductor package substrate. The passive device is embedded between two stiffener parts to create a smaller X-Y footprint as well as a lower Z-direction profile.
    Type: Grant
    Filed: June 25, 2018
    Date of Patent: April 20, 2021
    Assignee: Intel Corporation
    Inventors: Jenny Shio Yin Ong, Seok Ling Lim, Bok Eng Cheah, Jackson Chung Peng Kong, Chin Lee Kuan
  • Publication number: 20200395318
    Abstract: A voltage-reference plane has gradient regions that provide altered thicknesses that are useful in a power-deliver network for a semiconductor package substrate. Different signal trace types are located over various portions of the gradient regions to facilitate signal integrity.
    Type: Application
    Filed: March 13, 2020
    Publication date: December 17, 2020
    Inventors: Chin Lee Kuan, Jackson Chung Peng Kong, Bok Eng Cheah
  • Publication number: 20200274491
    Abstract: An apparatus is provided which comprises: a crystal having an input and an output; a first interconnect line having first and second ends, wherein the first end is coupled to the input; a second interconnect line having first and second ends, wherein the first end is coupled to the output; a first capacitor coupled to the input and ground; and a second capacitor coupled to the second end of the second interconnect line. An apparatus is provided which comprises: a high pass filter; a pair of AC coupling capacitors coupled to the high pass filter; a low pass filter coupled to the pair of AC coupling capacitors; and an analog to digital converter (ADC) coupled to the low pass filter.
    Type: Application
    Filed: December 13, 2019
    Publication date: August 27, 2020
    Applicant: Intel Corporation
    Inventors: Khang Choong YONG, Raymond CHONG, Ramaswamy PARTHASARATHY, Stephen HALL, Chin Lee KUAN
  • Patent number: 10719109
    Abstract: Described is an apparatus which comprises: a power supply node; a plurality of inductors inductively coupled with one another, wherein at least one inductor of the plurality is electrically coupled to the power supply node; a plurality of loads; and a plurality of capacitors coupled to the plurality of inductors, respectively, and also coupled to the plurality of loads, respectively.
    Type: Grant
    Filed: June 19, 2017
    Date of Patent: July 21, 2020
    Assignee: Intel Corporation
    Inventors: Amit K. Jain, Chin Lee Kuan, Sameer Shekhar
  • Publication number: 20200128673
    Abstract: A multiple-damascene structure is located below a semiconductor device footprint on a printed wiring board, where the structure includes multiple recesses that containing useful devices coupled to a semiconductive device.
    Type: Application
    Filed: June 24, 2019
    Publication date: April 23, 2020
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Chin Lee Kuan
  • Publication number: 20200098674
    Abstract: Embodiments may relate to a semiconductor package. A conductive frame may be coupled with the semiconductor package. The conductive frame may include a first portion, a second portion, and a third portion positioned between the first portion and the second portion. The first portion may be coupled with the first side of the semiconductor package. The second portion may be coupled with the second side of the semiconductor package. The third portion may be coupled with the sidewall of the semiconductor package. Other embodiments may be described or claimed.
    Type: Application
    Filed: September 26, 2018
    Publication date: March 26, 2020
    Applicant: Intel Corporation
    Inventors: Chin Lee Kuan, Amit Kumar Jain, Sameer Shekhar
  • Publication number: 20200051884
    Abstract: Embodiments disclosed herein include electronics packages with improved thermal pathways. In an embodiment, an electronics package includes a package substrate. In an embodiment, the package substrate comprises a plurality of backside layers, a plurality of front-side layers, and a core layer between the plurality of backside layers and the plurality of front-side layers. In an embodiment, an inductor is embedded in the plurality of backside layers. In an embodiment, a plurality of bumps are formed over the front-side layers and thermally coupled to the inductor. In an embodiment, the plurality of bumps are thermally coupled to the core layer by a plurality of vias.
    Type: Application
    Filed: August 9, 2018
    Publication date: February 13, 2020
    Inventors: Sameer SHEKHAR, Amit Kumar JAIN, Kaladhar RADHAKRISHNAN, Jonathan P. DOUGLAS, Chin Lee KUAN
  • Publication number: 20200027639
    Abstract: An electronic device comprises an air core inductor including an electronic semiconductor package including a first portion of the air core inductor internal to the electronic semiconductor package; and an electrically conductive layer arranged on a first external surface of the electronic semiconductor package and electrically connected as a second portion of the air core inductor.
    Type: Application
    Filed: May 3, 2019
    Publication date: January 23, 2020
    Inventors: Eng Huat Goh, Jiun Hann Sir, Min Suet Lim, Chin Lee Kuan, Siew Fong Yap
  • Patent number: 10516366
    Abstract: An apparatus is provided which comprises: a crystal having an input and an output; a first interconnect line having first and second ends, wherein the first end is coupled to the input; a second interconnect line having first and second ends, wherein the first end is coupled to the output; a first capacitor coupled to the input and ground; and a second capacitor coupled to the second end of the second interconnect line. An apparatus is provided which comprises: a high pass filter; a pair of AC coupling capacitors coupled to the high pass filter; a low pass filter coupled to the pair of AC coupling capacitors; and an analog to digital converter (ADC) coupled to the low pass filter.
    Type: Grant
    Filed: December 31, 2018
    Date of Patent: December 24, 2019
    Assignee: Intel Corporation
    Inventors: Khang Choong Yong, Raymond Chong, Ramaswamy Parthasarathy, Stephen Hall, Chin Lee Kuan
  • Publication number: 20190312513
    Abstract: Various embodiments provide a magnetic sensing scheme for a voltage regulator circuit. The voltage regulator circuit may include a first inductor (also referred to as an output inductor) coupled between a drive circuit and an output node. The voltage regulator circuit may further include a second inductor (also referred to as a sense inductor) having a first terminal coupled to the first inductor at a tap point between terminals of the first inductor. The second inductor may provide a sense voltage at a second terminal of the second inductor. A control circuit may control a state of the voltage regulator circuit based on the sense voltage to provide a regulated output voltage at the output node. Other embodiments may be described and claimed.
    Type: Application
    Filed: June 25, 2019
    Publication date: October 10, 2019
    Inventors: Amit Kumar Jain, Chin Lee Kuan, Sameer Shekhar
  • Publication number: 20190304915
    Abstract: Microelectronic assemblies, related devices, and methods are disclosed herein. In some embodiments, a microelectronic assembly may include a package substrate; a bridge, embedded in the package substrate, wherein the bridge includes an integral passive component, and wherein a surface of the bridge include first contacts in a first interconnect area and second contacts in a second interconnect area; a first die coupled to the passive component via the first contacts in the first interconnect area; and a second die coupled to the second contacts in the second interconnect area.
    Type: Application
    Filed: June 20, 2019
    Publication date: October 3, 2019
    Applicant: Intel Corporation
    Inventors: Amit Kumar Jain, Sameer Shekhar, Chin Lee Kuan, Kevin Joseph Doran, Dong-Ho Han
  • Publication number: 20190304923
    Abstract: Embodiments herein relate to a package having a substrate with a core layer with a plurality of conductors coupling a first side of the core layer with a second side of the core layer, and a shield within the core layer that separates a first conductor of the plurality of conductors from a second conductor of the plurality of conductors where the shield is to reduce electromagnetic interference received by the second conductor that is generated by the first conductor. Embodiments may also be related to a package having a substrate with a through hole via through the substrate, where an EMI protective material is applied to a surface of the substrate that forms the via to shield an inner portion of the via.
    Type: Application
    Filed: March 28, 2018
    Publication date: October 3, 2019
    Inventors: Sameer SHEKHAR, Chin Lee KUAN, Amit Kumar JAIN
  • Publication number: 20190279949
    Abstract: A capacitor loop substrate assembly may include a substrate with a loop shape, one or more capacitors or other electronic components on the substrate, and an opening in the substrate to allow the capacitor loop substrate assembly to be coupled to an integrated circuit package, such as a package including a die. Interconnects and/or contacts for interconnects may be formed in an integrated circuit package to couple the capacitor loop substrate assembly to the integrated circuit package.
    Type: Application
    Filed: November 20, 2017
    Publication date: September 12, 2019
    Inventors: Jenny Shio Yin ONG, Tin Poay CHUAH, Chin Lee KUAN
  • Publication number: 20190208643
    Abstract: A printed circuit board (PCB) comprises a blind via and a discrete component vertically embedded within the blind via.
    Type: Application
    Filed: September 30, 2016
    Publication date: July 4, 2019
    Inventors: Tin Poay CHUAH, Min Suet LIM, Hoay Tien TEOH, Mooi Ling CHANG, Chin Lee KUAN