Patents by Inventor Christopher J. Jezewski

Christopher J. Jezewski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220270964
    Abstract: Embodiments of the invention describe low capacitance interconnect structures for semiconductor devices and methods for manufacturing such devices. According to an embodiment of the invention, a low capacitance interconnect structure comprises an interlayer dielectric (ILD). First and second interconnect lines are disposed in the ILD in an alternating pattern. The top surfaces of the first interconnect lines may be recessed below the top surfaces of the second interconnect lines. Increases in the recess of the first interconnect lines decreases the line-to-line capacitance between neighboring interconnects. Further embodiments include utilizing different dielectric materials as etching caps above the first and second interconnect lines. The different materials may have a high selectivity over each other during an etching process. Accordingly, the alignment budget for contacts to individual interconnect lines is increased.
    Type: Application
    Filed: May 12, 2022
    Publication date: August 25, 2022
    Inventors: Christopher J. JEZEWSKI, Jasmeet S. CHAWLA
  • Publication number: 20220238451
    Abstract: An embodiment includes a metal interconnect structure, comprising: a dielectric layer disposed on a substrate; an opening in the dielectric layer, wherein the opening has sidewalls and exposes a conductive region of at least one of the substrate and an interconnect line; an adhesive layer, comprising manganese, disposed over the conductive region and on the sidewalls; and a fill material, comprising cobalt, within the opening and on a surface of the adhesion layer. Other embodiments are described herein.
    Type: Application
    Filed: April 11, 2022
    Publication date: July 28, 2022
    Inventors: Christopher J. JEZEWSKI, Tejaswi K. INDUKURI, Ramanan V. CHEBIAM, Colin T. CARVER
  • Patent number: 11393722
    Abstract: In an embodiment of the present disclosure, a device structure includes a fin structure, a gate on the fin structure, and a source and a drain on the fin structure, where the gate is between the source and the drain. The device structure further includes an insulator layer having a first insulator layer portion adjacent to a sidewall of the source, a second insulator layer portion adjacent to a sidewall of the drain, and a third insulator layer portion therebetween adjacent to a sidewall of the gate, and two or more stressor materials adjacent to the insulator layer. The stressor materials can be tensile or compressively stressed and may strain a channel under the gate.
    Type: Grant
    Filed: January 12, 2018
    Date of Patent: July 19, 2022
    Assignee: Intel Corporation
    Inventors: Aaron D. Lilak, Christopher J. Jezewski, Willy Rachmady, Rishabh Mehandru, Gilbert Dewey, Anh Phan
  • Patent number: 11380617
    Abstract: Embodiments of the invention describe low capacitance interconnect structures for semiconductor devices and methods for manufacturing such devices. According to an embodiment of the invention, a low capacitance interconnect structure comprises an interlayer dielectric (ILD). First and second interconnect lines are disposed in the ILD in an alternating pattern. The top surfaces of the first interconnect lines may be recessed below the top surfaces of the second interconnect lines. Increases in the recess of the first interconnect lines decreases the line-to-line capacitance between neighboring interconnects. Further embodiments include utilizing different dielectric materials as etching caps above the first and second interconnect lines. The different materials may have a high selectivity over each other during an etching process. Accordingly, the alignment budget for contacts to individual interconnect lines is increased.
    Type: Grant
    Filed: February 23, 2018
    Date of Patent: July 5, 2022
    Assignee: Intel Corporation
    Inventors: Christopher J. Jezewski, Jasmeet S. Chawla
  • Patent number: 11328993
    Abstract: An embodiment includes a metal interconnect structure, comprising: a dielectric layer disposed on a substrate; an opening in the dielectric layer, wherein the opening has sidewalls and exposes a conductive region of at least one of the substrate and an interconnect line; an adhesive layer, comprising manganese, disposed over the conductive region and on the sidewalls; and a fill material, comprising cobalt, within the opening and on a surface of the adhesion layer. Other embodiments are described herein.
    Type: Grant
    Filed: May 22, 2020
    Date of Patent: May 10, 2022
    Assignee: Intel Corporation
    Inventors: Christopher J. Jezewski, Tejaswi K. Indukuri, Ramanan V. Chebiam, Colin T. Carver
  • Publication number: 20220102522
    Abstract: Low resistance and reduced reactivity approaches for fabricating contacts, and semiconductor structures having low resistance metal contacts, are described. In an example, an integrated circuit structure includes a semiconductor structure above a substrate. A gate electrode is over the semiconductor structure, the gate electrode defining a channel region in the semiconductor structure. A first semiconductor source or drain structure is at a first end of the channel region at a first side of the gate electrode. A second semiconductor source or drain structure is at a second end of the channel region at a second side of the gate electrode, the second end opposite the first end. A source or drain contact is on the first or second semiconductor source or drain structure, the source or drain contact including an alloyed metal barrier layer and an inner conductive structure.
    Type: Application
    Filed: September 25, 2020
    Publication date: March 31, 2022
    Inventors: Gilbert DEWEY, Nazila HARATIPOUR, Siddharth CHOUKSEY, Arnab SEN GUPTA, Christopher J. JEZEWSKI, I-Cheng TUNG, Matthew V. METZ, Anand S. MURTHY
  • Publication number: 20220102510
    Abstract: Embodiments disclosed herein include complementary metal-oxide-semiconductor (CMOS) devices and methods of forming CMOS devices. In an embodiment, a CMOS device comprises a first transistor with a first conductivity type, where the first transistor comprises a first source region and a first drain region, and a first metal over the first source region and the first drain region. In an embodiment, the CMOS device further comprises a second transistor with a second conductivity type opposite form the first conductivity type, where the second transistor comprises a second source region and a second drain region, a second metal over the second source region and the second drain region, and the first metal over the second metal.
    Type: Application
    Filed: September 25, 2020
    Publication date: March 31, 2022
    Inventors: Kevin COOK, Anand S. MURTHY, Gilbert DEWEY, Nazila HARATIPOUR, Ralph Thomas TROEGER, Christopher J. JEZEWSKI, I-Cheng TUNG
  • Publication number: 20220093505
    Abstract: Via connections for staggered interconnect lines are disclosed. An interconnect structure includes a first plurality of interconnects and a second plurality of interconnects, wherein the first plurality of interconnects and the second plurality of interconnects are staggered such that individual interconnects of the second plurality of interconnects are laterally offset from individual interconnects of the first plurality of interconnects. The interconnect structure also includes a via coupling an individual interconnect of the first plurality of interconnects to an individual interconnect of the second plurality of interconnects.
    Type: Application
    Filed: September 24, 2020
    Publication date: March 24, 2022
    Inventors: Christopher J. JEZEWSKI, Kevin Lai LIN
  • Publication number: 20220084942
    Abstract: Methods for fabricating metallization stacks with one or more self-aligned staggered metal lines, and related semiconductor devices, are disclosed. Methods and devices are based on providing a spacer material conformal to bottom metal lines of a first layer of a metallization stack. By carefully designing parameters of the deposition process, the spacer material may be deposited in such a manner that, for each pair of adjacent bottom metal lines of the first layer, an opening in the spacer material is formed in a layer above the bottom metal lines (i.e., in the second layer of the metallization stack), the opening being substantially equidistant to the adjacent bottom metal lines of the first layer. Top metal lines are formed by filling the openings with an electrically conductive material, resulting in the top metal lines being self-aligned and staggered with respect to the bottom metal lines.
    Type: Application
    Filed: September 11, 2020
    Publication date: March 17, 2022
    Applicant: Intel Corporation
    Inventors: Elijah V. Karpov, Christopher J. Jezewski, Manish Chandhok, Nafees A. Kabir, Matthew V. Metz
  • Publication number: 20220076995
    Abstract: Integrated circuit (IC) interconnect lines having line breaks and line bridges within one interconnect level that are based on a single lithographic mask pattern. Multi-patterning may be employed to define a grating structure of a desired pitch in a first mask layer. Breaks and bridges between the grating structures may be derived from a second mask layer through a process-based selective occlusion of openings defined in the second mask layer that are below a threshold minimum lateral width. Portions of the grating structure underlying openings defined in the second mask layer that exceed the threshold minimum lateral width are removed. Trenches in an underlayer may then be etched based on a union of the remainder of the grating structure and the occluded openings in the second mask layer. The trenches may then be backfilled to form the interconnect lines.
    Type: Application
    Filed: November 19, 2021
    Publication date: March 10, 2022
    Applicant: Intel Corporation
    Inventors: Kevin Lin, Christopher J. Jezewski
  • Publication number: 20220042162
    Abstract: Systems and approaches for fabricating an integrated circuit structure including a metal layer formed using a beam of low energy atoms are described. In an example, a system for fabricating an integrated circuit structure includes a sample holder for supporting a 300 mm wafer facing down, the substrate having a feature thereon. The system also includes a source for providing a beam of low energy metal atoms to form a metal layer on the feature of the substrate.
    Type: Application
    Filed: August 10, 2020
    Publication date: February 10, 2022
    Inventors: Elijah V. KARPOV, Christopher J. JEZEWSKI, Matthew V. METZ
  • Patent number: 11205586
    Abstract: Integrated circuit (IC) interconnect lines having line breaks and line bridges within one interconnect level that are based on a single lithographic mask pattern. Multi-patterning may be employed to define a grating structure of a desired pitch in a first mask layer. Breaks and bridges between the grating structures may be derived from a second mask layer through a process-based selective occlusion of openings defined in the second mask layer that are below a threshold minimum lateral width. Portions of the grating structure underlying openings defined in the second mask layer that exceed the threshold minimum lateral width are removed. Trenches in an underlayer may then be etched based on a union of the remainder of the grating structure and the occluded openings in the second mask layer. The trenches may then be backfilled to form the interconnect lines.
    Type: Grant
    Filed: December 27, 2017
    Date of Patent: December 21, 2021
    Assignee: Intel Corporation
    Inventors: Kevin Lin, Christopher J. Jezewski
  • Patent number: 11201114
    Abstract: Methods/structures of forming thin film resistors using interconnect liner materials are described. Those methods/structures may include forming a first liner in a first trench, wherein the first trench is disposed in a dielectric layer that is disposed on a substrate. Forming a second liner in a second trench, wherein the second trench is adjacent the first trench, forming an interconnect material on the first liner in the first trench, adjusting a resistance value of the second liner, forming a first contact structure on a top surface of the interconnect material, and forming a second contact structure on the second liner.
    Type: Grant
    Filed: December 29, 2016
    Date of Patent: December 14, 2021
    Assignee: Intel Corporation
    Inventors: Kevin Lin, Christopher J. Jezewski, Richard F. Vreeland, Tristan A. Tronic
  • Patent number: 11094587
    Abstract: In one embodiment, a conductive connector for a microelectronic component may be formed with a noble metal layer, acting as an adhesion/wetting layer, disposed between a barrier liner and a conductive fill material. In a further embodiment, the conductive connector may have a noble metal conductive fill material disposed directly on the barrier liner. The use of a noble metal as an adhesion/wetting layer or as a conductive fill material may improve gapfill and adhesion, which may result in the conductive connector being substantially free of voids, thereby improving the electrical performance of the conductive connector relative to conductive connectors without a noble metal as the adhesion/wetting layer or the conductive fill material.
    Type: Grant
    Filed: June 3, 2015
    Date of Patent: August 17, 2021
    Assignee: Intel Corporation
    Inventors: Christopher J. Jezewski, Srijit Mukherjee, Daniel B. Bergstrom, Tejaswi K. Indukuri, Flavio Griggio, Ramanan V. Chebiam, James S. Clarke
  • Publication number: 20210202275
    Abstract: Disclosed herein are tools and methods for subtractively patterning metals. These tools and methods may permit the subtractive patterning of metal (e.g., copper, platinum, etc.) at pitches lower than those achievable by conventional etch tools and/or with aspect ratios greater than those achievable by conventional etch tools. The tools and methods disclosed herein may be cost-effective and appropriate for high-volume manufacturing, in contrast to conventional etch tools.
    Type: Application
    Filed: November 17, 2020
    Publication date: July 1, 2021
    Applicant: Intel Corporation
    Inventor: Christopher J. Jezewski
  • Patent number: 10937689
    Abstract: In one embodiment, a trench may be formed in a dielectric surface, and the trenched may be lined with a liner. The trench may be filled with a metal, and the metal may be recessed below an opening of the trench. The liner may be converted into a dielectric, and a hard mask may be deposited into the trench.
    Type: Grant
    Filed: December 30, 2016
    Date of Patent: March 2, 2021
    Assignee: INTEL CORPORATION
    Inventors: Manish Chandhok, Satyarth Suri, Tristan A. Tronic, Christopher J. Jezewski, Richard E. Schenker
  • Patent number: 10876610
    Abstract: A self-locking nut and screw assembly may include a screw and a first nut rotatable and linearly translatable with respect to each other. The assembly may also include a first motor configured to provide torque to one of the screw and the first nut. The assembly may further include a locking mechanism configured to lock the screw to prevent backdrive when the motor is not providing torque to the one of the screw and the first nut.
    Type: Grant
    Filed: June 8, 2018
    Date of Patent: December 29, 2020
    Assignee: Eaton Intelligent Power Limited
    Inventors: Thomas J. Fields, Sorin Gavriliuc, Christopher J. Jezewski, Tyler Q. Curtis
  • Publication number: 20200402921
    Abstract: Methods/structures of forming substrate tap structures are described. Those methods/structures may include forming a plurality of conductive interconnect structures on an epitaxial layer disposed on a substrate, wherein individual ones of the plurality of conductive interconnect structures are adjacent each other, forming a portion of a seed layer on at least one of the plurality of conductive interconnect structures, and forming a conductive trace on the seed layer.
    Type: Application
    Filed: December 28, 2016
    Publication date: December 24, 2020
    Applicant: Intel Corporation
    Inventors: Christopher J. Jezewski, Radek P. Chalupa, Flavio Griggio, Inanc Meric, Jiun-Chan Yang
  • Publication number: 20200395406
    Abstract: A magnetic memory device comprising a plurality of memory cells is disclosed. The memory device includes an array of memory cells where each memory cell includes a first material layer having a ferromagnetic material, a second material layer having ruthenium, and a third material layer having bismuth and/or antimony. The second material layer is sandwiched between the first material layer and the third material in a stacked configuration.
    Type: Application
    Filed: June 17, 2019
    Publication date: December 17, 2020
    Applicant: INTEL CORPORATION
    Inventors: EMILY WALKER, CARL H. NAYLOR, KAAN OGUZ, KEVIN L. LIN, TANAY GOSAVI, CHRISTOPHER J. JEZEWSKI, CHIA-CHING LIN, BENJAMIN W. BUFORD, DMITRI E. NIKONOV, JOHN J. PLOMBON, IAN A. YOUNG, NORIYUKI SATO
  • Publication number: 20200395386
    Abstract: A stacked device structure includes a first device structure including a first body that includes a semiconductor material, and a plurality of terminals coupled with the first body. The stacked device structure further includes an insulator between the first device structure and a second device structure. The second device structure includes a second body such as a fin structure directly above the insulator. The second device structure further includes a gate coupled to the fin structure, a spacer including a dielectric material adjacent to the gate, and an epitaxial structure adjacent to a sidewall of the fin structure and between the spacer and the insulator. A metallization structure is coupled to a sidewall surface of the epitaxial structure, and further coupled with one of the terminals of the first device.
    Type: Application
    Filed: March 5, 2018
    Publication date: December 17, 2020
    Applicant: Intel Corporation
    Inventors: Aaron D. Lilak, Anh Phan, Patrick Morrow, Willy Rachmady, Gilbert Dewey, Jessica M. Torres, Kimin Jun, Tristan A. Tronic, Christopher J. Jezewski, Hui Jae Yoo, Robert S. Chau, Chi-Hwa Tsang