Patents by Inventor Chun-Jung Lin

Chun-Jung Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6468869
    Abstract: A method of fabricating a mask read only memory. Gate stacked structures, each of which made up of a gate dielectric layer, a gate conductive layer and a gate cap layer, are formed on a substrate. Source/drain regions are between, but not adjacent to the gate stacked structures. Regions between the source/drain regions and the gate stacked structures are coding areas. A dielectric layer is formed to fill spaces between the gate stacked structures. A photoresist layer with openings exposing the first dielectric layer on the coding areas is formed. The exposed first dielectric layer is removed to form implantation openings of the coding areas. Ion implantation is performed on the exposed coding areas. The photoresist layer is removed, and another dielectric layer is formed to fill the implantation openings. An etching back process is performed to expose the gate conductive layer. A word line is formed on the gate conductive layer.
    Type: Grant
    Filed: August 14, 2001
    Date of Patent: October 22, 2002
    Assignee: Macronix International Co., Ltd.
    Inventors: Chun-Yi Yang, Chun-Jung Lin, Ful-Long Ni
  • Publication number: 20020136989
    Abstract: A method for forming cells array of mask read only memory, at least includes: form numerous gate structures on substrate; form numerous doped regions in uncovered part of substrate; form first conductor layer on uncovered part of substrate with a thickness essentially equal to thickness of gate structures; form first dielectric layer on first conductor layer; form second conductor layer on both gate structures and first dielectric layer; perform a pattern transform process for transferring both second conductor layer and gate structures into conductor lines as word lines; form second dielectric layer on sidewalls of conductor lines to form spacer; form code photoresist on second conductor layer; and perform ions implantation process for implant numerous ions into partial substrate which is not covered by code photoresist.
    Type: Application
    Filed: March 20, 2001
    Publication date: September 26, 2002
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chun-Jung Lin
  • Publication number: 20020136048
    Abstract: A cells array of mask read only memory, at least includes numerous essentially parallel cells chains and numerous isolation dielectric layers which are located between any two adjacent cells chains. Each cells chain at least includes: numerous gates that located on a substrate, numerous doped regions, numerous polysilicon layers, numerous cover dielectric layers, a conductor layer and numerous isolation dielectric layers.
    Type: Application
    Filed: March 20, 2001
    Publication date: September 26, 2002
    Applicant: MACRONIX INTERNATIONAL CO., LTD
    Inventor: Chun-Jung Lin
  • Patent number: 6440803
    Abstract: A method of fabricating a mask ROM, in which conductive strips are formed with a cap layer on each of them, then a plurality of spacers are formed on the side-walls of the conductive strips, while the substrate under the spacers are used as the coding regions. The buried bit-lines are formed in the substrate between the spacers, then a two-step coding process is performed, wherein the coding regions at the first and the second side of the conductive strips are selectively doped by a first and a second tilt coding implantation with a first and a second coding mask. After the second mask layer and the cap layer are removed, a conductive layer is formed over the substrate, then the conductive layer and the conductive strips are patterned successively to form a plurality of word-lines and plural gates, respectively.
    Type: Grant
    Filed: January 14, 2002
    Date of Patent: August 27, 2002
    Assignee: Macronix International Co., LTD
    Inventors: Shui-Chin Huang, Yen-hung Yeh, Tso-Hung Fan, Chun-Yi Yang, Chun-Jung Lin
  • Patent number: 6397377
    Abstract: The present invention provides a method of performing optical proximity corrections of a photo mask pattern by using a computer. The photo mask pattern is formed on a photo mask which is used when performing photolithography for forming a predetermined original pattern by exposing a photo-resist layer in a predetermined area of a semiconductor wafer. The photo mask pattern is divided into a plurality of rectangular blocks. Each block can be bright or dark, and a least one side and two corners of the block are shared with another block. Each of shared corners is checked to find corners which may be affected by an optic proximity effect, and those corners are modified so as to prevent them from being affected by the optic proximity effect.
    Type: Grant
    Filed: October 8, 1999
    Date of Patent: May 28, 2002
    Assignee: Macronix International Co. Ltd.
    Inventors: Bing-Ying Wang, Chun-Yi Yang, Chun-Jung Lin, Jui-Chin Chang, Mam-Tsung Wang
  • Patent number: 6166943
    Abstract: The present invention provides a method of writing a set of binary codes into a ROM. The method is performed by forming a first photo mask and a second photo mask according to an original first code pattern, an original second code pattern, and a set of binary codes to be written into the ROM. Final first and second code patterns are formed by coupling the binary codes to be written with the original first and second code patterns by using a Boolean logical OR operation. The first and second photo masks are formed according to the final first and second code patterns. The first photolithographic process is performed using the first photo mask, and the first ion implantation process is performed; the second photolithographic process is performed using the second photo mask, and the second ion implantation process is performed. Thus the set of binary codes is written into the ROM completely and correctly.
    Type: Grant
    Filed: October 20, 1999
    Date of Patent: December 26, 2000
    Assignee: Macronix International Co, Ltd
    Inventors: Ping-Ying Wang, Chun-Yi Yang, Chun-Jung Lin, Jui-Chin Chang, Mam-Tsung Wang
  • Patent number: 5889711
    Abstract: A redundancy architecture suitable for high density mask ROM integrated circuit memory is based on a two transistor redundancy cell that has a very small layout. Both row and column failure modes can be repaired. The redundancy architecture can be manufactured using typical single metal, single polysilicon mask ROM processes. Redundancy cells are based upon a diffusion word line, a redundant word line adapted to replace a word line in the array and spaced away from the diffusion word line. First and second diffusion regions between the diffusion word line and the redundant word line, and a channel region between the first diffusion region and a second diffusion region form part of the redundant cell. A third diffusion region adjacent the redundant word line opposite the second diffusion region is arranged so that the second diffusion region acts as a source terminal, the third diffusion region acts as a drain terminal, and the redundant word line acts as a gate of a transistor.
    Type: Grant
    Filed: October 27, 1997
    Date of Patent: March 30, 1999
    Assignee: Macronix International Co., Ltd.
    Inventors: Nien Chao Yang, Chung Ju Chen, Chun Jung Lin
  • Patent number: 5880040
    Abstract: A new technique for the formation of high quality ultrathin gate dielectrics is proposed. Gate oxynitride was first grown in N.sub.2 O and then annealed by in-situ rapid thermal NO-nitridation. This approach has the advantage of providing a tighter nitrogen distribution and a higher nitrogen accumulation at or near the Si--SiO.sub.2 interface than either N.sub.2 O oxynitride or nitridation of SiO.sub.2 in the NO ambient. It is applicable to a wide range of oxide thickness because the initial rapid thermal N.sub.2 O oxidation rate is slow but not as self-limited as NO oxidation. The resulting gate dielectrics have reduced charge trapping, lower stress-induced leakage current and significant resistance to interface state generation under electrical stress.
    Type: Grant
    Filed: April 15, 1996
    Date of Patent: March 9, 1999
    Assignee: Macronix International Co., Ltd.
    Inventors: Shi-Chung Sun, Chun-Hon Chen, Lee-Wei Yen, Chun-Jung Lin