Patents by Inventor Chung-Lin Huang

Chung-Lin Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250151263
    Abstract: A memory device includes a substrate, a word line buried in the substrate and extending in a first direction, a word line cap layer over the word line, a landing pad over and in contact with the substrate and the word line cap layer, a cell contact over and in contact with the landing pad, and a bit line over the word line and extending in a second direction perpendicular to the first direction.
    Type: Application
    Filed: November 2, 2023
    Publication date: May 8, 2025
    Inventor: Chung-Lin HUANG
  • Patent number: 12225709
    Abstract: A manufacturing method of a semiconductor device includes forming an opening in a substrate, implanting a dopant in the substrate from a sidewall of the opening such that a doping region is formed in the substrate at the sidewall of the opening, filling a dielectric material in the opening to form a first dielectric structure after implanting the dopant in the substrate from the sidewall of the opening, and forming a passing word line in the dielectric structure.
    Type: Grant
    Filed: February 21, 2024
    Date of Patent: February 11, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Chung-Lin Huang
  • Patent number: 12225717
    Abstract: A semiconductor device includes a substrate, a passing word line in the substrate, and a dielectric structure surrounding the passing word line. The dielectric structure has an enlargement portion at a bottom of the dielectric structure, and a maximum width of the enlargement portion of the dielectric structure is wider than a width of a top of the dielectric structure.
    Type: Grant
    Filed: September 20, 2023
    Date of Patent: February 11, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Chung-Lin Huang
  • Patent number: 12219749
    Abstract: A semiconductor device structure and method for manufacturing the same are provided. The method includes: providing a substrate; forming a first word line and a second word line extending along a first direction; forming a dielectric material conformally on a first sidewall of the first word line and on a second sidewall of the second word line, wherein the second sidewall of the second word line faces the first sidewall of the first word line; forming a semiconductor material on a sidewall of the dielectric material; and patterning the dielectric material and the semiconductor material to form a gate dielectric structure and a channel layer between the first word line and the second word line.
    Type: Grant
    Filed: March 4, 2022
    Date of Patent: February 4, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventors: Szu-Yao Chang, Chung-Lin Huang
  • Publication number: 20240258405
    Abstract: A semiconductor device and a method for preparing the same are provided. The semiconductor device includes a substrate, a gate electrode, a first spacer, and a second spacer. The gate electrode is disposed on the substrate. The first spacer is disposed on a sidewall of the gate electrode. The second spacer covers the first spacer. The first spacer includes dopants.
    Type: Application
    Filed: October 16, 2023
    Publication date: August 1, 2024
    Inventor: CHUNG-LIN HUANG
  • Publication number: 20240258404
    Abstract: A semiconductor device and a method for preparing the same are provided. The semiconductor device includes a substrate, a gate electrode, a first spacer, and a second spacer. The gate electrode is disposed on the substrate. The first spacer is disposed on a sidewall of the gate electrode. The second spacer covers the first spacer. The first spacer includes dopants.
    Type: Application
    Filed: January 31, 2023
    Publication date: August 1, 2024
    Inventor: CHUNG-LIN HUANG
  • Publication number: 20240206156
    Abstract: The present disclosure provides a memory device and a method of manufacturing the same. The memory device includes a substrate, a first gate electrode arranged within the substrate, a second gate electrode arranged within the substrate and over the first gate electrode, and an electrical insulating structure separating the substrate, the first gate electrode and the second gate electrode from one another. The memory device further includes a first dielectric layer arranged within the substrate and covering an upper portion of the electrical insulating structure from a top-view perspective.
    Type: Application
    Filed: October 13, 2023
    Publication date: June 20, 2024
    Inventor: CHUNG-LIN HUANG
  • Publication number: 20240206155
    Abstract: The present disclosure provides a memory device. The memory device includes a substrate, a first gate electrode arranged within the substrate, a second gate electrode arranged within the substrate and over the first gate electrode, and an electrical insulating structure separating the substrate, the first gate electrode and the second gate electrode from one another. The memory device further includes a first dielectric layer arranged within the substrate and covering an upper portion of the electrical insulating structure from a top-view perspective.
    Type: Application
    Filed: December 19, 2022
    Publication date: June 20, 2024
    Inventor: CHUNG-LIN HUANG
  • Publication number: 20240196595
    Abstract: The present application provides a memory device having an ultra-lightly doped region and a manufacturing method of the memory device. The memory device includes a semiconductor substrate including a word line extending into the semiconductor substrate, wherein the semiconductor substrate is defined with a source region, a drain region and an ultra-lightly doped region under the drain region, the word line is disposed between the source region and the drain region, and the ultra-lightly doped region is disposed at a sidewall of the word line.
    Type: Application
    Filed: December 9, 2022
    Publication date: June 13, 2024
    Inventor: CHUNG-LIN HUANG
  • Publication number: 20240196597
    Abstract: The present application provides a memory device having an ultra-lightly doped region and a manufacturing method of the memory device. The memory device includes a semiconductor substrate including a word line extending into the semiconductor substrate, wherein the semiconductor substrate is defined with a source region, a drain region and an ultra-lightly doped region under the drain region, the word line is disposed between the source region and the drain region, and the ultra-lightly doped region is disposed at a sidewall of the word line.
    Type: Application
    Filed: September 15, 2023
    Publication date: June 13, 2024
    Inventor: CHUNG-LIN HUANG
  • Publication number: 20240196590
    Abstract: A manufacturing method of a semiconductor device includes forming an opening in a substrate, implanting a dopant in the substrate from a sidewall of the opening such that a doping region is formed in the substrate at the sidewall of the opening, filling a dielectric material in the opening to form a first dielectric structure after implanting the dopant in the substrate from the sidewall of the opening, and forming a passing word line in the dielectric structure.
    Type: Application
    Filed: February 21, 2024
    Publication date: June 13, 2024
    Inventor: Chung-Lin HUANG
  • Patent number: 11943910
    Abstract: A manufacturing method of a semiconductor device includes forming an opening in a substrate, implanting a dopant in the substrate from a sidewall of the opening such that a doping region is formed in the substrate at the sidewall of the opening, filling a dielectric material in the opening to form a first dielectric structure after implanting the dopant in the substrate from the sidewall of the opening, and forming a passing word line in the dielectric structure.
    Type: Grant
    Filed: December 30, 2021
    Date of Patent: March 26, 2024
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Chung-Lin Huang
  • Publication number: 20240057322
    Abstract: A semiconductor structure includes a semiconductor substrate; a spacer located in a trench of the semiconductor substrate, wherein the spacer includes two trench nitride layers and an empty gap sandwiched between the two trench nitride layers; a first nitride layer disposed to seal an exposed opening of the empty gap between the two trench nitride layers; a second nitride layer over the first nitride layer, wherein the second nitride layer has a higher density than the first nitride layer; and a third nitride layer having a first portion over the second nitride layer and a second portion disposed on sidewalls of the two trench nitride layers.
    Type: Application
    Filed: October 23, 2023
    Publication date: February 15, 2024
    Inventors: Yu-Ying LIN, Chung-Lin HUANG
  • Publication number: 20240015956
    Abstract: A semiconductor device includes a substrate, a passing word line in the substrate, and a dielectric structure surrounding the passing word line. The dielectric structure has an enlargement portion at a bottom of the dielectric structure, and a maximum width of the enlargement portion of the dielectric structure is wider than a width of a top of the dielectric structure.
    Type: Application
    Filed: September 20, 2023
    Publication date: January 11, 2024
    Inventor: Chung-Lin HUANG
  • Patent number: 11805640
    Abstract: A semiconductor device includes a substrate, a passing word line in the substrate, and a dielectric structure surrounding the passing word line. The dielectric structure has an enlargement portion at a bottom of the dielectric structure, and a maximum width of the enlargement portion of the dielectric structure is wider than a width of a top of the dielectric structure.
    Type: Grant
    Filed: January 6, 2022
    Date of Patent: October 31, 2023
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Chung-Lin Huang
  • Publication number: 20230284435
    Abstract: A semiconductor device structure and method for manufacturing the same are provided. The semiconductor device structure includes a first word line, a second word line, a gate dielectric structure, a channel layer, and a bit line. The first word line and second word line extend along a first direction. The gate dielectric structure is disposed on a first sidewall of the first word line and on a second sidewall of the second word line. The channel layer is disposed on a first sidewall of the gate dielectric structure. The bit line is disposed on the channel layer and extends along a second direction substantially perpendicular to the first direction. A first roughness of a first sidewall of the channel is different from a second roughness of a second sidewall of the channel layer.
    Type: Application
    Filed: March 4, 2022
    Publication date: September 7, 2023
    Inventors: SZU-YAO CHANG, CHUNG-LIN HUANG
  • Publication number: 20230284431
    Abstract: A semiconductor device structure and method for manufacturing the same are provided. The method includes: providing a substrate; forming a first word line and a second word line extending along a first direction; forming a dielectric material conformally on a first sidewall of the first word line and on a second sidewall of the second word line, wherein the second sidewall of the second word line faces the first sidewall of the first word line; forming a semiconductor material on a sidewall of the dielectric material; and patterning the dielectric material and the semiconductor material to form a gate dielectric structure and a channel layer between the first word line and the second word line.
    Type: Application
    Filed: March 4, 2022
    Publication date: September 7, 2023
    Inventors: SZU-YAO CHANG, CHUNG-LIN HUANG
  • Publication number: 20230276616
    Abstract: A semiconductor structure includes a semiconductor substrate; a spacer located in a trench of the semiconductor substrate, wherein the spacer includes two trench nitride layers and an empty gap sandwiched between the two trench nitride layers; a first nitride layer disposed to seal an exposed opening of the empty gap between the two trench nitride layers; a second nitride layer over the first nitride layer, wherein the second nitride layer has a higher density than the first nitride layer; and a third nitride layer having a first portion over the second nitride layer and a second portion disposed on sidewalls of the two trench nitride layers.
    Type: Application
    Filed: February 25, 2022
    Publication date: August 31, 2023
    Inventors: Yu-Ying LIN, Chung-Lin HUANG
  • Publication number: 20230217650
    Abstract: A semiconductor device includes a substrate, a passing word line in the substrate, and a dielectric structure surrounding the passing word line. The dielectric structure has an enlargement portion at a bottom of the dielectric structure, and a maximum width of the enlargement portion of the dielectric structure is wider than a width of a top of the dielectric structure.
    Type: Application
    Filed: January 6, 2022
    Publication date: July 6, 2023
    Inventor: Chung-Lin HUANG
  • Publication number: 20230217642
    Abstract: A manufacturing method of a semiconductor device includes forming an opening in a substrate, implanting a dopant in the substrate from a sidewall of the opening such that a doping region is formed in the substrate at the sidewall of the opening, filling a dielectric material in the opening to form a first dielectric structure after implanting the dopant in the substrate from the sidewall of the opening, and forming a passing word line in the dielectric structure.
    Type: Application
    Filed: December 30, 2021
    Publication date: July 6, 2023
    Inventor: Chung-Lin HUANG