Patents by Inventor Chyu-Jiuh Torng

Chyu-Jiuh Torng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110179635
    Abstract: A CPP-GMR spin valve having a CoFe/NiFe composite free layer is disclosed in which Fe content of the CoFe layer ranges from 20 to 70 atomic % and Ni content in the NiFe layer varies from 85 to 100 atomic % to maintain low Hc and ?s values. A higher than normal Fe content in the CoFe layer improves the MR ratio by ?16% compared with conventional CoFe/NiFe free layers in which the Fe content in CoFe is typically <20 atomic % and the Ni content in NiFe is <85 atomic %. The CPP-GMR performance may also be optimized by incorporating a confining current path layer in the copper spacer between the pinned layer and free layer. For a pinned layer with an AP2/Ru/AP1 configuration, the spin valve performance is further improved by an AP1 layer comprised of a lamination of CoFe and Cu layers as in [CoFe/Cu]2/CoFe.
    Type: Application
    Filed: April 4, 2011
    Publication date: July 28, 2011
    Inventors: Kunliang Zhang, Min Li, Yu-Hsia Chen, Chyu-Jiuh Torng
  • Patent number: 7983011
    Abstract: A TMR read head with improved voltage breakdown is formed by laying down the AP1 layer as two or more layers. Each AP1 sub-layer is exposed to a low energy plasma for a short time before the next layer is deposited. This results in a smooth surface, onto which to deposit the tunneling barrier layer, with no disruption of the surface crystal structure of the completed AP1 layer.
    Type: Grant
    Filed: May 12, 2008
    Date of Patent: July 19, 2011
    Assignee: Headway Technologies, Inc.
    Inventors: Tong Zhao, Chyu-Jiuh Torng, Hui-Chuan Wang
  • Publication number: 20110129946
    Abstract: A STT-MRAM integration scheme is disclosed wherein the connection between a MTJ and CMOS metal is simplified by forming an intermediate via contact (VAC) on a CMOS landing pad, a metal (VAM) pad that contacts and covers the VAC, and a MTJ on the VAM. A dual damascene process is performed to connect BIT line metal to CMOS landing pads through VAC/VAM/MTJ stacks in a device region, and to connect BIT line connection pads to CMOS connection pads through BIT connection vias outside the device region. The VAM pad is a single layer or composite made of Ta, TaN, or other conductors which serves as a diffusion barrier, has a highly smooth surface for MTJ formation, and provides excellent selectivity with refill dielectric materials during a chemical mechanical polish process. Each VAC is from 500 to 3000 Angstroms thick to minimize additional circuit resistance and minimize etch burden.
    Type: Application
    Filed: February 7, 2011
    Publication date: June 2, 2011
    Inventors: Tom Zhong, Chyu-Jiuh Torng, Rongfu Xiao, Adam Zhong, Wai-Ming Johnson Kan, Daniel Liu
  • Patent number: 7950136
    Abstract: A process to manufacturing a TMR read head with improved voltage breakdown is performed by laying down the AP1 layer as two or more layers. Each AP1 sub-layer is exposed to a low energy plasma for a short time before the next layer is deposited. This results in a smooth surface, onto which to deposit the tunneling barrier layer, with no disruption of the surface crystal structure of the completed AP1 layer.
    Type: Grant
    Filed: May 12, 2008
    Date of Patent: May 31, 2011
    Assignee: Headway Technologies, Inc.
    Inventors: Tong Zhao, Chyu-Jiuh Torng, Hui-Chuan Wang
  • Publication number: 20110101478
    Abstract: A STT-MRAM integration scheme is disclosed wherein the connection between a MTJ and CMOS metal is simplified by forming an intermediate via contact (VAC) on a CMOS landing pad, a metal (VAM) pad that contacts and covers the VAC, and a MTJ on the VAM. A dual damascene process is performed to connect BIT line metal to CMOS landing pads through VAC/VAM/MTJ stacks in a device region, and to connect BIT line connection pads to CMOS connection pads through BIT connection vias outside the device region. The VAM pad is a single layer or composite made of Ta, TaN, or other conductors which serves as a diffusion barrier, has a highly smooth surface for MTJ formation, and provides excellent selectivity with refill dielectric materials during a chemical mechanical polish process. Each VAC is from 500 to 3000 Angstroms thick to minimize additional circuit resistance and minimize etch burden.
    Type: Application
    Filed: January 4, 2011
    Publication date: May 5, 2011
    Inventors: Tom Zhong, Chyu-Jiuh Torng, Rongfu Xiao, Adam Zhong, Wai-Ming Johnson Kan, Daniel Liu
  • Patent number: 7936027
    Abstract: An MTJ cell without footings and free from electrical short-circuits across a tunneling barrier layer is formed by using a Ta hard mask layer and a combination of etches. A first etch patterns the Ta hard mask, while a second etch uses O2 applied in a single high power process at two successive different power levels. A first power level of between approximately 200 W and 500 W removes BARC, photoresist and Ta residue from the first etch, the second power level, between approximately 400 W and 600 W continues an etch of the stack layers and forms a protective oxide around the etched sides of the stack. Finally, an etch using a carbon, hydrogen and oxygen gas completes the etch while the oxide layer protects the cell from short-circuits across the lateral edges of the barrier layer.
    Type: Grant
    Filed: January 7, 2008
    Date of Patent: May 3, 2011
    Assignee: MagIC Technologies, Inc.
    Inventors: Rongfu Xiao, Chyu-Jiuh Torng, Tom Zhong, Witold Kula
  • Patent number: 7919407
    Abstract: Described herein are novel, cost effective and scalable methods for integrating a CMOS level with a memory cell level to form a field induced MRAM device. The memory portion of the device includes N parallel word lines, which may be clad, overlaid by M parallel bit lines orthogonal to the word lines and individual patterned memory cells formed on previously patterned electrodes at the N×M intersections of the two sets of lines. The memory portion is integrated with a CMOS level and the connection between levels is facilitated by the formation of interconnecting vias between the N×M electrodes and corresponding pads in the CMOS level and by word line connection pads in the memory device level and corresponding metal pads in the CMOS level.
    Type: Grant
    Filed: November 17, 2009
    Date of Patent: April 5, 2011
    Assignee: MagIC Technologies, Inc.
    Inventors: Tom Zhong, Wai-Ming Johnson Kan, Daniel Liu, Adam Zhong, Chyu-Jiuh Torng
  • Patent number: 7918014
    Abstract: A CPP-GMR spin valve having a CoFe/NiFe composite free layer is disclosed in which Fe content of the CoFe layer ranges from 20 to 70 atomic % and Ni content in the NiFe layer varies from 85 to 100 atomic % to maintain low Hc and ?S values. A small positive magnetostriction value in a Co75Fe25 layer is used to offset a negative magnetostriction value in a Ni90Fe10 layer. The CoFe layer is deposited on a sensor stack in which a seed layer, AFM layer, pinned layer, and non-magnetic spacer layer are sequentially formed on a substrate. After a NiFe layer and capping layer are sequentially deposited on the CoFe layer, the sensor stack is patterned to give a sensor element with top and bottom surfaces and a sidewall connecting the top and bottom surfaces. Thereafter, a dielectric layer is formed adjacent to the sidewalls.
    Type: Grant
    Filed: July 13, 2005
    Date of Patent: April 5, 2011
    Assignee: Headway Technologies, Inc.
    Inventors: Kunliang Zhang, Min Li, Yu-Hsia Chen, Chyu-Jiuh Torng
  • Publication number: 20110073917
    Abstract: The structure and method of formation of an integrated CMOS level and active device level that can be a memory device level. The integration includes the formation of a “super-flat” interface between the two levels formed by the patterning of a full complement of active and dummy interconnecting vias using two separate patterning and etch processes. The active vias connect memory devices in the upper device level to connecting pads in the lower CMOS level. The dummy vias may extend up to an etch stop layer formed over the CMOS layer or may be stopped at an intermediate etch stop layer formed within the device level. The dummy vias thereby contact memory devices but do not connect them to active elements in the CMOS level.
    Type: Application
    Filed: September 29, 2009
    Publication date: March 31, 2011
    Inventors: Tom Zhong, Adam Zhong, Wai-Ming J. Kan, Chyu-Jiuh Torng
  • Publication number: 20110062536
    Abstract: A cladding structure for a conductive line used to switch a free layer in a MTJ is disclosed and includes two cladding sidewalls on two sides of the conductive line, a top cladding portion on a side of the conductive line facing away from the MTJ, and a highly conductive, non-magnetic spacing control layer formed between the MTJ and conductive line. The spacing control layer has a thickness of 0.02 to 0.12 microns to maintain the distance separating free layer and conductive line between 0.03 and 0.15 microns. The spacing control layer is aligned parallel to the conductive line and contacts a plurality of MTJ elements in a row of MRAM cells. Half-select error problems are avoided while maintaining high write efficiency. A spacing control layer may be formed between a word line and a bottom electrode in a top pinned layer or dual pinned layer configuration.
    Type: Application
    Filed: September 15, 2009
    Publication date: March 17, 2011
    Inventors: Tai Min, Wai-Ming J. Kan, David E. Heim, Chyu Jiuh Torng
  • Patent number: 7884433
    Abstract: A STT-MRAM integration scheme is disclosed wherein the connection between a MTJ and CMOS metal is simplified by forming an intermediate via contact (VAC) on a CMOS landing pad, a metal (VAM) pad that contacts and covers the VAC, and a MTJ on the VAM. A dual damascene process is performed to connect BIT line metal to CMOS landing pads through VAC/VAM/MTJ stacks in a device region, and to connect BIT line connection pads to CMOS connection pads through BIT connection vias outside the device region. The VAM pad is a single layer or composite made of Ta, TaN, or other conductors which serves as a diffusion barrier, has a highly smooth surface for MTJ formation, and provides excellent selectivity with refill dielectric materials during a chemical mechanical polish process. Each VAC is from 500 to 3000 Angstroms thick to minimize additional circuit resistance and minimize etch burden.
    Type: Grant
    Filed: October 31, 2008
    Date of Patent: February 8, 2011
    Assignee: MagIC Technologies, Inc.
    Inventors: Tom Zhong, Chyu-Jiuh Torng, Rongfu Xiao, Adam Zhong, Wai-Ming Johnson Kan, Daniel Liu
  • Patent number: 7863060
    Abstract: A method for forming a MTJ in a STT-MRAM is disclosed in which the easy-axis CD is determined independently of the hard-axis CD. One approach involves two photolithography steps each followed by two plasma etch steps to form a post in a hard mask which is transferred through a MTJ stack of layers. The hard mask has an upper Ta layer with a thickness of 300 to 400 Angstroms and a lower NiCr layer less than 50 Angstroms thick. The upper Ta layer is etched with a fluorocarbon etch while lower NiCr layer and underlying MTJ layers are etched with a CH3OH. Preferably, a photoresist mask layer is removed by oxygen plasma between the fluorocarbon and CH3OH plasma etches. A lower hard mask layer made of NiCr or the like is inserted to prevent formation and buildup of Ta etch residues that can cause device shunting.
    Type: Grant
    Filed: March 23, 2009
    Date of Patent: January 4, 2011
    Assignee: MagIC Technologies, Inc.
    Inventors: Rodolfo Belen, Tom Zhong, Witold Kula, Chyu-Jiuh Torng
  • Publication number: 20100258889
    Abstract: An STT-MTJ MRAM cell utilizes transfer of spin angular momentum as a mechanism for changing the magnetic moment direction of a free layer. The cell includes an IrMn pinning layer, a SyAP pinned layer, a naturally oxidized, crystalline MgO tunneling barrier layer that is formed on an Ar-ion plasma smoothed surface of the pinned layer and, in one embodiment, a composite tri-layer free layer that comprises an amorphous layer of Co60Fe20B20 of approximately 20 angstroms thickness formed between two crystalline layers of Fe of 3 and 6 angstroms thickness respectively. The free layer is characterized by a low Gilbert damping factor and by very strong polarizing action on conduction electrons. The resulting cell has a low critical current, a high dR/R and a plurality of such cells will exhibit a low variation of both resistance and pinned layer magnetization angular dispersion.
    Type: Application
    Filed: June 21, 2010
    Publication date: October 14, 2010
    Inventors: Cheng T. Horng, Ru-Ying Tong, Chyu-Jiuh Torng, Witold Kula
  • Publication number: 20100258888
    Abstract: An STT-MTJ MRAM cell that utilizes transfer of spin angular momentum as a mechanism for changing the magnetic moment direction of a free layer. The device includes an IrMn pinning layer, a SyAP pinned layer, a naturally oxidized, crystalline MgO tunneling barrier layer that is formed on an Ar-ion plasma smoothed surface of the pinned layer and, in one embodiment, a free layer that comprises an amorphous layer of Co60Fe20B20. of approximately 20 angstroms thickness formed between two crystalline layers of Fe of 3 and 6 angstroms thickness respectively. The free layer is characterized by a low Gilbert damping factor and by very strong polarizing action on conduction electrons. The resulting cell has a low critical current, a high dR/R and a plurality of such cells will exhibit a low variation of both resistance and pinned layer magnetization angular dispersion.
    Type: Application
    Filed: June 21, 2010
    Publication date: October 14, 2010
    Inventors: Cheng T. Horng, Ru-Ying Tong, Chyu-Jiuh Torng, Witold Kula
  • Publication number: 20100261295
    Abstract: A method of forming a STT-MTJ MRAM cell that utilizes transfer of spin angular momentum as a mechanism for changing the magnetic moment direction of a free layer. The device includes an IrMn pinning layer, a SyAP pinned layer, a naturally oxidized, crystalline MgO tunneling barrier layer that is formed on an Ar-ion plasma smoothed surface of the pinned layer and, in one embodiment, a free layer that comprises an amorphous layer of Co60Fe20B20.of approximately 20 angstroms thickness formed between two crystalline layers of Fe of 3 and 6 angstroms thickness respectively. The free layer is characterized by a low Gilbert damping factor and by very strong polarizing action on conduction electrons. The resulting cell has a low critical current, a high dR/R and a plurality of such cells will exhibit a low variation of both resistance and pinned layer magnetization angular dispersion.
    Type: Application
    Filed: June 21, 2010
    Publication date: October 14, 2010
    Inventors: Cheng T. Horng, Ru-Ying Tong, Chyu-Jiuh Torng, Witold Kula
  • Publication number: 20100247966
    Abstract: The conventional free layer in a TMR read head has been replaced by a composite of two or more magnetic layers, one of which is iron rich The result is an improved device that has a higher MR ratio than prior art devices, while still maintaining free layer softness and acceptable magnetostriction. A process for manufacturing the device is also described.
    Type: Application
    Filed: May 28, 2010
    Publication date: September 30, 2010
    Inventors: Tong Zhao, Hui-Chuan Wang, Chyu-Jiuh Torng
  • Patent number: 7804706
    Abstract: A bottom electrode (BE) layout is disclosed that has four distinct sections repeated in a plurality of device blocks and is used to pattern a BE layer in a MRAM. A device section includes BE shapes and dummy BE shapes with essentially the same shape and size and covering a substantial portion of substrate. There is a via in a plurality of dummy BE shapes where each via will be aligned over a WL pad. A second bonding pad section comprises an opaque region having a plurality of vias. The remaining two sections relate to open field regions in the MRAM. The third section has a plurality of dummy BE shapes with a first area size. The fourth section has a plurality of dummy BE shapes with a second area size greater than the first area size to provide more complete BE coverage of an underlying etch stop ILD layer.
    Type: Grant
    Filed: November 17, 2008
    Date of Patent: September 28, 2010
    Assignee: MagIC Technologies, Inc.
    Inventors: Tom Zhong, Chyu-Jiuh Torng, Rongfu Xiao
  • Publication number: 20100240151
    Abstract: A method for forming a MTJ in a STT-MRAM is disclosed in which the easy-axis CD is determined independently of the hard-axis CD. One approach involves two photolithography steps each followed by two plasma etch steps to form a post in a hard mask which is transferred through a MTJ stack of layers. The hard mask has an upper Ta layer with a thickness of 300 to 400 Angstroms and a lower NiCr layer less than 50 Angstroms thick. The upper Ta layer is etched with a fluorocarbon etch while lower NiCr layer and underlying MTJ layers are etched with a CH3OH. Preferably, a photoresist mask layer is removed by oxygen plasma between the fluorocarbon and CH3OH plasma etches. A lower hard mask layer made of NiCr or the like is inserted to prevent formation and buildup of Ta etch residues that can cause device shunting.
    Type: Application
    Filed: March 23, 2009
    Publication date: September 23, 2010
    Inventors: Rodolfo Belen, Tom Zhong, Witold Kula, Chyu-Jiuh Torng
  • Publication number: 20100172053
    Abstract: A hard bias structure for biasing a free layer in a MR element within a read head is comprised of a composite hard bias layer having a Co78.6Cr5.2Pt16.2/Co65Cr15Pt20 configuration. The upper Co65Cr15Pt20 layer has a larger Hc value and a thickness about 2 to 10 times greater than that of the Co78.6Cr5.2Pt16.2 layer. The hard bias structure may also include a BCC underlayer such as FeCoMo which enhances the magnetic moment of the hard bias structure. Optionally, the thickness of the Co78.6Cr5.2Pt16.2 layer is zero and the Co65Cr15Pt20 layer is formed on the BCC underlayer. The present invention also encompasses a laminated hard bias structure. The Mrt value for the hard bias structure may be optimized by adjusting the thicknesses of the BCC underlayer and CoCrPt layers. As a result, a larger process window is realized and lower asymmetry output during a read operation is achieved.
    Type: Application
    Filed: March 5, 2010
    Publication date: July 8, 2010
    Inventors: Kunliang Zhang, Yun-Fei Li, Chyu-Jiuh Torng, Chen-Jung Chien
  • Patent number: 7750421
    Abstract: A STT-MTJ MRAM cell that utilizes transfer of spin angular momentum as a mechanism for changing the magnetic moment direction of a free layer includes an IrMn pinning layer, a SyAP pinned layer, a naturally oxidized, crystalline MgO tunneling barrier layer that is formed on an Ar-ion plasma smoothed surface of the pinned layer and, in one embodiment, a free layer that comprises an amorphous layer of Co60Fe20B20 of approximately 20 angstroms thickness formed between two crystalline layers of Fe of 3 and 6 angstroms thickness respectively or on a single such layer. The free layer is characterized by a low Gilbert damping factor and by very strong polarizing action on conduction electrons. The resulting cell has a low critical current, a high dR/R and a plurality of such cells will exhibit a low variation of both resistance and pinned layer magnetization angular dispersion.
    Type: Grant
    Filed: July 23, 2007
    Date of Patent: July 6, 2010
    Assignee: MagIC Technologies, Inc.
    Inventors: Cheng T. Horng, Ru-Ying Tong, Chyu-Jiuh Torng, Witold Kula