Patents by Inventor Claudio Resta

Claudio Resta has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11003365
    Abstract: Methods of operating phase-change memory arrays are described. A method includes determining a pattern to be written to a phase-change memory array and executing, according to the pattern, two or more proper reset sequences on the phase-change memory array to write the pattern to the phase-change memory array. Another method includes executing a set sequence on a phase-change memory array and performing a proper read of the phase-change memory array to obtain a pattern derived from executing the set sequence.
    Type: Grant
    Filed: August 29, 2019
    Date of Patent: May 11, 2021
    Assignee: Micron Technology, Inc.
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Publication number: 20190391751
    Abstract: Methods of operating phase-change memory arrays are described. A method includes determining a pattern to be written to a phase-change memory array and executing, according to the pattern, two or more proper reset sequences on the phase-change memory array to write the pattern to the phase-change memory array. Another method includes executing a set sequence on a phase-change memory array and performing a proper read of the phase-change memory array to obtain a pattern derived from executing the set sequence.
    Type: Application
    Filed: August 29, 2019
    Publication date: December 26, 2019
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Patent number: 10416909
    Abstract: Methods of operating phase-change memory arrays are described. A method includes determining a pattern to be written to a phase-change memory array and executing, according to the pattern, two or more proper reset sequences on the phase-change memory array to write the pattern to the phase-change memory array. Another method includes executing a set sequence on a phase-change memory array and performing a proper read of the phase-change memory array to obtain a pattern derived from executing the set sequence.
    Type: Grant
    Filed: January 21, 2019
    Date of Patent: September 17, 2019
    Assignee: Micron Technology, Inc.
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Publication number: 20190155528
    Abstract: Methods of operating phase-change memory arrays are described. A method includes determining a pattern to be written to a phase-change memory array and executing, according to the pattern, two or more proper reset sequences on the phase-change memory array to write the pattern to the phase-change memory array. Another method includes executing a set sequence on a phase-change memory array and performing a proper read of the phase-change memory array to obtain a pattern derived from executing the set sequence.
    Type: Application
    Filed: January 21, 2019
    Publication date: May 23, 2019
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Patent number: 10216438
    Abstract: Methods of operating memory arrays, as well as the memory arrays, are described. In various embodiments, a method includes determining a pattern to be written to a memory array, the pattern comprising both data hits having sensitive information to be stored and data bits having a state that is unimportant to the sensitive information to be stored, and writing the pattern to the memory array. Other methods of operation and memory devices are also described.
    Type: Grant
    Filed: November 30, 2017
    Date of Patent: February 26, 2019
    Assignee: Micron Technology, Inc.
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Publication number: 20180095687
    Abstract: Methods of operating memory arrays, as well as the memory arrays, are described. In various embodiments, a method includes determining a pattern to be written to a memory array, the pattern comprising both data bits having sensitive information to be stored and data bits having a state that is unimportant to the sensitive information to be stored, and writing the pattern to the memory array. Other methods of operation and memory devices are also described.
    Type: Application
    Filed: November 30, 2017
    Publication date: April 5, 2018
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Patent number: 9851913
    Abstract: Methods of operating memory arrays are described. In various embodiments, a method includes determining a pattern to be written to a memory array, the pattern comprising both data bits having sensitive information to be stored and data bits having a state that is unimportant to the sensitive information to be stored, and writing the pattern to the memory array. Other methods of operation are also described.
    Type: Grant
    Filed: February 1, 2016
    Date of Patent: December 26, 2017
    Assignee: Micron Technology, Inc.
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Publication number: 20160162213
    Abstract: Methods of operating memory arrays are described. In various embodiments, a method includes determining a pattern to be written to a memory array, the pattern comprising both data bits having sensitive information to be stored and data bits having a state that is unimportant to the sensitive information to be stored, and writing the pattern to the memory array. Other methods of operation are also described.
    Type: Application
    Filed: February 1, 2016
    Publication date: June 9, 2016
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Publication number: 20140376306
    Abstract: Methods of operating phase-change memory arrays are described. A method includes determining a pattern to be written to a phase-change memory array and executing, according to the pattern, two or more proper reset sequences on the phase-change memory array to write the pattern to the phase-change memory array. Another method includes executing a set sequence on a phase-change memory array and performing a proper read of the phase-change memory array to obtain a pattern derived from executing the set sequence.
    Type: Application
    Filed: December 31, 2009
    Publication date: December 25, 2014
    Inventors: Ferdinando Bedeschi, Claudio Resta, Marco Ferraro
  • Patent number: 8760938
    Abstract: A bit alterable memory may include current generators in a periphery outside the main memory core. Current may be generated in the periphery and driven into the core. As a result, the capacitance of the memory cells has a lowered effect. The current may be generated using the chip supply voltage and then mirrored using a pump voltage. In some embodiments, the mirroring may be ratioed at the partition level and multiplied at the plane level. A delay may be provided before applying the currents to the cell to accommodate for transients.
    Type: Grant
    Filed: October 3, 2007
    Date of Patent: June 24, 2014
    Assignee: Intel Corporation
    Inventors: Ferdinando Bedeschi, Claudio Resta, Richard Fackenthal, Ruili Zhang
  • Patent number: 8705306
    Abstract: A voltage derived from accessing a selected bit using one read current may be utilized to read a selected bit of an untriggered phase change memory after the read current is changed. As a result, different reference voltages may be used to sense the state of more resistive versus a less resistive selected cells. The resulting read window or margin may be improved in some embodiments.
    Type: Grant
    Filed: July 23, 2012
    Date of Patent: April 22, 2014
    Assignee: Ovonyx, Inc.
    Inventors: Tyler Lowrey, Ward D. Parkinson, Ferdinando Bedeschi, Claudio Resta, Roberto Gastaldi, Giulio Casagrande
  • Patent number: 8565031
    Abstract: A read circuit for reading at least one memory cell adapted to storing a logic value, the at least one memory cell including: a storage element made of a phase-change material; and an access element for coupling the storage element to the read circuit in response to a selection of the memory cell, the read circuit including: a sense current supply arrangement for supplying a sense current to the at least one memory cell; and at least one sense amplifier for determining the logic value stored in the memory cell on the basis of a voltage developing thereacross, the at least one sense amplifier comprising a voltage limiting circuit for limiting the voltage across the memory cell for preserving the stored logic value, wherein the voltage limiting circuit includes a current sinker for sinking a clamping current, which is subtracted from the sense current and depends on the stored logic value.
    Type: Grant
    Filed: July 30, 2012
    Date of Patent: October 22, 2013
    Assignee: Ovonyx, Inc.
    Inventors: Ferdinando Bedeschi, Claudio Resta
  • Publication number: 20120307553
    Abstract: A read circuit for reading at least one memory cell adapted to storing a logic value, the at least one memory cell including: a storage element made of a phase-change material; and an access element for coupling the storage element to the read circuit in response to a selection of the memory cell, the read circuit including: a sense current supply arrangement for supplying a sense current to the at least one memory cell; and at least one sense amplifier for determining the logic value stored in the memory cell on the basis of a voltage developing thereacross, the at least one sense amplifier comprising a voltage limiting circuit for limiting the voltage across the memory cell for preserving the stored logic value, wherein the voltage limiting circuit includes a current sinker for sinking a clamping current, which is subtracted from the sense current and depends on the stored logic value.
    Type: Application
    Filed: July 30, 2012
    Publication date: December 6, 2012
    Inventors: Ferdinando Bedeschi, Claudio Resta
  • Publication number: 20120287698
    Abstract: A voltage derived from accessing a selected bit using one read current may be utilized to read a selected bit of an untriggered phase change memory after the read current is changed. As a result, different reference voltages may be used to sense the state of more resistive versus a less resistive selected cells. The resulting read. window or margin may be improved in some embodiments.
    Type: Application
    Filed: July 23, 2012
    Publication date: November 15, 2012
    Inventors: Tyler Lowrey, Ward D. Parkinson, Ferdinando Bedeschi, Claudio Resta, Roberto Gastaldi, Giulio Casagrande
  • Patent number: 8259515
    Abstract: A read circuit for reading at least one memory cell adapted to storing a logic value, the at least one memory cell including: a storage element made of a phase-change material; and an access element for coupling the storage element to the read circuit in response to a selection of the memory cell, the read circuit including: a sense current supply arrangement for supplying a sense current to the at least one memory cell; and at least one sense amplifier for determining the logic value stored in the memory cell on the basis of a voltage developing thereacross, the at least one sense amplifier comprising a voltage limiting circuit for limiting the voltage across the memory cell for preserving the stored logic value, wherein the voltage limiting circuit includes a current sinker for sinking a clamping current, which is subtracted from the sense current and depends on the stored logic value.
    Type: Grant
    Filed: June 25, 2009
    Date of Patent: September 4, 2012
    Assignee: Ovonyx, Inc.
    Inventors: Ferdinando Bedeschi, Claudio Resta
  • Patent number: 8259525
    Abstract: A voltage derived from accessing a selected bit using one read current may be utilized to read a selected bit of an untriggered phase change memory after the read current is changed. As a result, different reference voltages may be used to sense the state of more resistive versus a less resistive selected cells. The resulting read window or margin may be improved in some embodiments.
    Type: Grant
    Filed: January 19, 2012
    Date of Patent: September 4, 2012
    Assignee: Ovonyx, Inc.
    Inventors: Tyler Lowrey, Ward D. Parkinson, Ferdinando Bedeschi, Claudio Resta, Roberto Gastaldi, Giulio Casagrande
  • Patent number: 8223535
    Abstract: A phase change memory device includes a bitline biasing unit; and a bitline selection unit connecting a selected bitline to the bitline biasing unit and disconnecting deselected bitlines from the bitline biasing unit in an operative condition. A bitline discharge unit is connected to the bitlines to discharge leakage currents in the bitlines. The bitline discharge unit has a voltage regulation unit and a plurality of bitline discharge switches coupled between the voltage regulation unit and a respective bitline. The bitline discharge switches are controlled to connect the deselected bitlines to the voltage regulation unit and to disconnect the selected bitline from the voltage regulation unit. The voltage regulation unit comprises a PMOS transistor coupled between a regulated voltage bus and a reference potential line. The regulated voltage bus is connected to the bitline discharge switches and the control terminal of the PMOS transistor is biased to a constant voltage.
    Type: Grant
    Filed: September 15, 2009
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Ferdinando Bedeschi, Claudio Resta
  • Publication number: 20120113711
    Abstract: A voltage derived from accessing a selected bit using one read current may be utilized to read a selected bit of an untriggered phase change memory after the read current is changed. As a result, different reference voltages may be used to sense the state of more resistive versus a less resistive selected cells.
    Type: Application
    Filed: January 19, 2012
    Publication date: May 10, 2012
    Inventors: Tyler Lowrey, Ward D. Parkinson, Ferdinando Bedeschi, Claudio Resta, Roberto Gastaldi, Giulio Casagrande
  • Patent number: 8149616
    Abstract: A method for programming multilevel PCM cells envisages: forming an amorphous region of amorphous phase change material in a storage element of a PCM cell by applying one or more reset pulse; and forming a conductive path of crystalline phase change material through the amorphous region by applying one or more set pulse, a size of the conductive path defining a programmed state of the PCM cell and an output electrical quantity associated thereto, and being controlled by the value of the reset pulse and set pulse. The step of forming an amorphous region envisages adaptively and iteratively determining, during the programming operations, a value of the reset pulse optimized for electrical and/or physical properties of the PCM cell, and in particular determining a minimum amplitude value of the reset pulse, which allows programming a desired programmed state and a desired value of the output electrical quantity.
    Type: Grant
    Filed: May 14, 2010
    Date of Patent: April 3, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Ferdinando Bedeschi, Claudio Resta, Enzo Michele Donze, Roberto Gastaldi, Alessandro Cabrini, Guido Torelli
  • Patent number: 8116159
    Abstract: A voltage derived from accessing a selected bit using one read current may be utilized to read a selected bit of an untriggered phase change memory after the read current is changed. As a result, different reference voltages may be used to sense the state of more resistive versus a less resistive selected cells. The resulting read window or margin may be improved in some embodiments.
    Type: Grant
    Filed: March 30, 2005
    Date of Patent: February 14, 2012
    Assignee: Ovonyx, Inc.
    Inventors: Tyler Lowrey, Ward D. Parkinson, Ferdinando Bedeschi, Claudio Resta, Roberto Gastaldi, Giulio Casagrande