Patents by Inventor Dae-Hwan Kang

Dae-Hwan Kang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170278895
    Abstract: A plurality of first conductive patterns is disposed on a substrate. Each of the plurality of first conductive patterns extends in a first direction. A first selection pattern is disposed on each of the plurality of first conductive patterns. A first barrier portion surrounds the first selection pattern. A first electrode and a first variable resistance pattern are disposed on the first selection pattern. A plurality of second conductive patterns is disposed on the first variable resistance pattern.
    Type: Application
    Filed: December 22, 2016
    Publication date: September 28, 2017
    Inventors: SONG-YI KIM, JAE-KYU LEE, DAE-HWAN KANG, GWAN-HYEOB KOH
  • Publication number: 20170271580
    Abstract: Disclosed are a semiconductor memory device and a method of manufacturing the same. A first conductive line extends in a first direction on a substrate and has a plurality of protrusions and recesses that are alternately formed thereon. A second conductive line is arranged over the first conductive line in a second direction such that the first and the second conductive lines cross at the protrusions. A plurality of memory cell structures is positioned on the protrusions of the first conductive line and is contact with the second conductive line. A thermal insulating plug is positioned on the recesses of the first conductive line and reduces heat transfer between a pair of the neighboring cell structures in the first direction. Accordingly, the heat cross talk is reduced between the neighboring cell structures along the conductive line.
    Type: Application
    Filed: January 27, 2017
    Publication date: September 21, 2017
    Inventors: Il-Mok PARK, Dae-Hwan KANG, Gwan-Hyeob KOH
  • Publication number: 20170271592
    Abstract: The semiconductor device includes a plurality of first conductive patterns on a substrate, a first selection pattern on each of the plurality of first conductive patterns, a first structure on the first selection pattern, a plurality of second conductive patterns on the first structures, a second selection pattern on each of the plurality of second conductive patterns, a second structure on the second selection pattern, and a plurality of third conductive patterns on the second structures. Each of the plurality of first conductive patterns may extend in a first direction. The first structure may include a first variable resistance pattern and a first heating electrode. The first variable resistance pattern and the first heating electrode may contact each other to have a first contact area therebetween. Each of the plurality of second conductive patterns may extend in a second direction crossing the first direction.
    Type: Application
    Filed: December 1, 2016
    Publication date: September 21, 2017
    Inventors: KWANG-WOO LEE, DAE-HWAN KANG, GWAN-HYEOB KOH
  • Publication number: 20170250339
    Abstract: A variable resistance memory device includes first memory cells and second memory cells. The first memory cells are between first and second conductive lines, and at areas at which the first and second conductive lines overlap. The second memory cells are between the second and third conductive lines, and at areas at which the second and third conductive lines overlap. Each first memory cell includes a first variable resistance pattern and a first selection pattern. Each second memory cell includes a second variable resistance pattern and a second selection pattern. At least one of the second memory cells is shifted from a closest one of the first memory cells.
    Type: Application
    Filed: October 24, 2016
    Publication date: August 31, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyu-Rie SIM, Dae-Hwan KANG, Gwan-Hyeob KOH
  • Publication number: 20170243918
    Abstract: A memory device may include a substrate, a first conductive line on the substrate and extending in a first direction, a second conductive line over the first conductive line and extending in a second direction crossing the first direction, a third conductive line over the second conductive line and extending in the first direction, a first memory cell at an intersection of the first conductive line and the second conductive line and including a first selection element layer and a first variable resistance layer, and a second memory cell at an intersection of the second conductive line and the third conductive line and including a second selection element layer and a second variable resistance layer. A first height of the first selection element layer in a third direction perpendicular to the first and second directions is different than a second height of the second selection element layer in the third direction.
    Type: Application
    Filed: September 6, 2016
    Publication date: August 24, 2017
    Inventors: Masayuki TERAI, Gwan-hyeob KOH, Dae-hwan KANG
  • Publication number: 20170244031
    Abstract: Provided are a memory device and a method of manufacturing the same. Memory cells of the memory device are formed separately from first electrode lines and second electrode lines, wherein the second electrode lines over the memory cells are formed by a damascene process, thereby avoiding complications associated with CMP being excessively or insufficiently performed on an insulation layer over the memory cells.
    Type: Application
    Filed: October 18, 2016
    Publication date: August 24, 2017
    Inventors: JI-HYUN Jeong, Jin-Woo Lee, Gwan-Hyeob Koh, Dae-Hwan Kang
  • Publication number: 20170244030
    Abstract: A memory device including first conductive lines spaced apart from each other and extending in a first direction; second conductive lines spaced apart from each other and extending in a second direction that is different from the first direction; first memory cells having a structure that includes a selection device layer, a middle electrode layer, a variable resistance layer, and a top electrode layer; and insulating structures arranged alternately with the first memory cells in the second direction under the second conductive lines, wherein the first insulating structures have a top surface that is higher than a top surface of the first top electrode layer, and the second conductive lines have a structure that includes convex and concave portions, the convex portions being connected to the top surface of the top electrode layer and the concave portions accommodating the insulating structures between the convex portions.
    Type: Application
    Filed: November 29, 2016
    Publication date: August 24, 2017
    Inventors: Il-mok PARK, Gwan-hyeob KOH, Dae-hwan KANG
  • Publication number: 20170243923
    Abstract: A memory device includes a first electrode line layer including a plurality of first electrode lines extending on a substrate in a first direction and being spaced apart from each other, a second electrode line layer including a plurality of second electrode lines extending on the first electrode line layer in a second direction that is different from the first direction and being spaced apart from each other, and a memory cell layer including a plurality of first memory cells located at a plurality of intersections between the plurality of first electrode lines and the plurality of second electrode lines, each first memory cell including a selection device layer, an intermediate electrode and a variable resistance layer that are sequentially stacked. A side surface of the variable resistance layer is perpendicular to a top surface of the substrate or inclined to be gradually wider toward an upper portion of the variable resistance layer.
    Type: Application
    Filed: October 7, 2016
    Publication date: August 24, 2017
    Inventors: Ji-hyun JEONG, Gwan-hyeob KOH, Dae-hwan KANG
  • Patent number: 9741764
    Abstract: A memory device may include a substrate, a first conductive line on the substrate and extending in a first direction, a second conductive line over the first conductive line and extending in a second direction crossing the first direction, a third conductive line over the second conductive line and extending in the first direction, a first memory cell at an intersection of the first conductive line and the second conductive line and including a first selection element layer and a first variable resistance layer, and a second memory cell at an intersection of the second conductive line and the third conductive line and including a second selection element layer and a second variable resistance layer. A first height of the first selection element layer in a third direction perpendicular to the first and second directions is different than a second height of the second selection element layer in the third direction.
    Type: Grant
    Filed: September 6, 2016
    Date of Patent: August 22, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Masayuki Terai, Gwan-hyeob Koh, Dae-hwan Kang
  • Publication number: 20170237000
    Abstract: A variable resistance memory device and a method of manufacturing the same, the device including first conductive lines disposed in a first direction on a substrate, each of the first conductive lines extending in a second direction crossing the first direction, and the first and second directions being parallel to a top surface of the substrate; second conductive lines disposed in the second direction over the first conductive lines, each of the second conductive lines extending in the first direction; a memory unit between the first and second conductive lines, the memory unit being in each area overlapping the first and second conductive lines in a third direction substantially perpendicular to the top surface of the substrate, and the memory unit including a variable resistance pattern; and an insulation layer structure between the first and second conductive lines, the insulation layer structure covering the memory unit and including an air gap in at least a portion of an area overlapping neither the fir
    Type: Application
    Filed: November 9, 2016
    Publication date: August 17, 2017
    Inventors: Masayuki TERAI, Dae-Hwan KANG, Gwan-Hyeob KOH
  • Publication number: 20170213870
    Abstract: The inventive concept provides a memory device, in which memory cells are arranged to have a low variation in electrical characteristics and thereby enhanced reliability, an electronic apparatus including the memory device, and a method of manufacturing the memory device. In the memory device, memory cells at different levels may be covered with spacers having different thicknesses, and this may control resistance characteristics (e.g., set resistance) of the memory cells and to reduce a vertical variation in electrical characteristics of the memory cells. Furthermore, by adjusting the thicknesses of the spacers, a sensing margin of the memory cells may increase.
    Type: Application
    Filed: October 5, 2016
    Publication date: July 27, 2017
    Inventors: KYU-RIE SIM, GWAN-HYEOB KOH, DAE-HWAN KANG
  • Patent number: 9716129
    Abstract: The inventive concept provides a memory device, in which memory cells are arranged to have a low variation in electrical characteristics and thereby enhanced reliability, an electronic apparatus including the memory device, and a method of manufacturing the memory device. In the memory device, memory cells at different levels may be covered with spacers having different thicknesses, and this may control resistance characteristics (e.g., set resistance) of the memory cells and to reduce a vertical variation in electrical characteristics of the memory cells. Furthermore, by adjusting the thicknesses of the spacers, a sensing margin of the memory cells may increase.
    Type: Grant
    Filed: October 5, 2016
    Date of Patent: July 25, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyu-Rie Sim, Gwan-Hyeob Koh, Dae-Hwan Kang
  • Patent number: 8048393
    Abstract: A zeolite catalyst for removing nitrogen oxides is provided, in which 5 to 30 wt % of manganese (Mn) and 2 to 20 wt % of iron (Fe) on the basis of the total weight of the catalyst are supported on zeolite, and a method for preparing the same, and a method for removing nitrogen oxides using the same are provided.
    Type: Grant
    Filed: December 1, 2009
    Date of Patent: November 1, 2011
    Assignees: Hyundai Motor Company, Ordeg Co., Ltd.
    Inventors: Jin Woo Choung, In-Sik Nam, Hyuk Jae Kwon, Young-Jin Kim, Dae-Hwan Kang, Moon-Soon Cha
  • Patent number: 7969798
    Abstract: A variable resistance memory device includes a memory cell connected to a bit line and a clamp circuit configured to provide either a first read voltage or a second read voltage to the bit line according to an elapsed time from a write operation of the memory cell. Related methods are also described.
    Type: Grant
    Filed: April 28, 2009
    Date of Patent: June 28, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Nam Hwang, Dae-Hwan Kang, Chang-Yong Um
  • Patent number: 7851828
    Abstract: The present invention provides a non-volatile phase change memory cell containing an electrode contact layer disposed between a metal electrode layer and a phase change material layer, the electrode contact layer being formed of a transparent conducting oxide-based material which has a high electric conductivity, a low thermal conductivity and a good thermal stability. A non-volatile phase change memory cell according to the present invention may be utilized to reduce the electric power needed for reset and set operation.
    Type: Grant
    Filed: November 29, 2005
    Date of Patent: December 14, 2010
    Assignees: Korea Institute of Science and Technology, Seoul National University Industry Foundation
    Inventors: Byung-ki Cheong, Jeung-hyun Jeong, Dae-Hwan Kang, Taek Sung Lee, In Ho Kim, Kyeong Seok Lee, Won Mok Kim, Dong-Ho Ahn, Ki-Bum Kim
  • Patent number: 7851778
    Abstract: The present invention relates to a non-volatile electrical phase change memory device comprising a substrate, a first interlayer dielectric film deposited on the substrate, a bottom electrode layer formed on the first dielectric layer, a second interlayer dielectric film formed on the bottom electrode layer, a phase change material layer deposited on the second interlayer dielectric film, and a top electrode layer formed on said phase change material layer, the bottom electrode layer being brought into contact with the phase change material layer through a contact hole which is formed in the second interlayer dielectric film and filled with the phase change material or bottom electrode material, so that the phase change layer and the bottom electrode layer come into close contact with each other, wherein an interfacial control layer is formed at the interface of the contact hole between the phase change layer and the bottom electrode layer, said interfacial control layer having strong chemical bonds with the
    Type: Grant
    Filed: May 24, 2007
    Date of Patent: December 14, 2010
    Assignees: Korea Institute of Science and Technology, Seoul National University Industry Foundation
    Inventors: Dae-Hwan Kang, In-Ho Kim, Byung Ki Cheong, Jeung-Hyun Jeong, Taek Sung Lee, Won Mok Kim, Ki-Bum Kim
  • Publication number: 20100243981
    Abstract: A phase-change random access memory device includes an isolation layer structure, an insulating interlayer, a spacer, a switching element and a phase-change material (PCM) layer. The isolation layer structure is in a trench on a substrate, defines an active region in the substrate, and has a recess at an upper portion thereof. The insulating interlayer has an opening partially exposing the active region and the isolation layer structure. The spacer is on a sidewall of the opening and fills the recess. The switching element is in the opening on the exposed active region. The PCM layer is electrically connected to the switching element.
    Type: Application
    Filed: March 24, 2010
    Publication date: September 30, 2010
    Inventors: Dae-Hwan Kang, Jung-Hoon Park
  • Patent number: 7778079
    Abstract: In a memory device and in a method of programming the same, a memory device comprises: a plurality of memory cells, each memory cell comprising a resistance-changeable material that has an initial resistance that is determined in response to an applied programming current in a programming operation; and a modification circuit that modifies the resistance of the memory cell following a programming operation of the memory cell to vary the resistance of the memory cell from the initial resistance to a second resistance by applying a saturation current in a saturation operation. Each memory cell is connected to a conduction line of the memory device that is used to apply the programming current to program the resistance of the corresponding memory cell in the programming operation, that is used to apply the saturation current to the corresponding memory cell in the saturation operation and that is used to apply a read current to read the resistance of the corresponding memory cell in a subsequent read operation.
    Type: Grant
    Filed: March 28, 2008
    Date of Patent: August 17, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chang-Wook Jeong, Dae-Hwan Kang, Hyeong-Jun Kim, Jae-Min Shin, Seung-Pil Ko
  • Publication number: 20100181549
    Abstract: A PRAM device may include an insulating interlayer, a diode, a metal silicide layer, a barrier spacer, an outer spacer, a lower electrode, a phase-changeable layer and an upper electrode. The insulating interlayer may be formed on a substrate. The insulating interlayer may have a contact hole. The diode may be formed in the contact hole. The metal silicide layer may be formed on the diode. The barrier spacer may be formed on an upper surface of the metal silicide layer and a side surface of the contact hole. The outer spacer may be formed on the barrier spacer. The lower electrode may be formed on the barrier spacer. The phase-changeable layer may be formed on the lower electrode. The upper electrode may be formed on the phase-changeable layer.
    Type: Application
    Filed: January 14, 2010
    Publication date: July 22, 2010
    Inventors: Song-Yi Kim, Heung-Jin Joo, Dae-Hwan Kang, Ji-Hyun Jeong, Jun-Hyok Kong
  • Publication number: 20100143228
    Abstract: A zeolite catalyst for removing nitrogen oxides is provided, in which 5 to 30 wt % of manganese (Mn) and 2 to 20 wt % of iron (Fe) on the basis of the total weight of the catalyst are supported on zeolite, and a method for preparing the same, and a method for removing nitrogen oxides using the same are provided.
    Type: Application
    Filed: December 1, 2009
    Publication date: June 10, 2010
    Applicants: HYUNDAI MOTOR COMPANY, Ordeg Co., Ltd.
    Inventors: Jin Woo Choung, In-Sik Nam, Hyuk-Jae Kwon, Young-Jin Kim, Dae-Hwan Kang, Moon-Soon Cha