Patents by Inventor Deok-Han BAE

Deok-Han BAE has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240122041
    Abstract: A display device and a method of manufacturing the same are provided. The display device comprises a substrate comprising a display area in which emission areas are arranged, a main non-display area around the display area, a hole area surrounded by the display area, and an additional non-display area between the hole area and the display area; a circuit layer; a light emitting element layer; a sealing layer; a through portion in the hole area and penetrating at least the substrate; and sealing auxiliary structures in the additional non-display area and sequentially surrounding the hole area. Each of the sealing auxiliary structures comprises a first undercut portion in which a first cover layer protrudes from a first main layer; and a second undercut portion in which a second cover layer protrudes from a second main layer.
    Type: Application
    Filed: August 10, 2023
    Publication date: April 11, 2024
    Inventors: Swae Hyun KIM, Jeong Ho LEE, You Han MOON, Deok Hoi KIM, Ki Ryeol BAE, Min Su LEE
  • Patent number: 11901422
    Abstract: A semiconductor device includes a source/drain region in a fin-type active pattern, a gate structure adjacent to the source/drain region, and an insulating layer on the source/drain region and the gate structure. A shared contact plug penetrates through the insulating layer and includes a first lower portion connected to the source/drain region, a second lower portion connected to the gate structure, and an upper portion connected to upper surfaces of the first lower portion and the second lower portion. A plug spacer film is between the insulating layer and at least one of the first lower portion and the second lower portion and includes a material different from a material of the insulating layer.
    Type: Grant
    Filed: April 7, 2021
    Date of Patent: February 13, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Deok Han Bae, Hyung Jong Lee, Hyun Jin Kim
  • Publication number: 20230352591
    Abstract: A semiconductor device includes an isolation structure having first and second sidewalls opposite each other, a first fin-shaped pattern in contact with the first sidewall and extending in the second direction, a second fin-shaped pattern in contact with the second sidewall and extending in the second direction, a first gate electrode on the first fin-shaped pattern, a first source/drain contact on the first and second fin-shaped patterns and extending between the first gate electrode and the element isolation structure, and a wiring structure on and connected to the first source/drain contact, wherein the first source/drain contact includes a lower contact intersecting the first and second fin-shaped patterns, an upper contact protruding from the lower contact, and a dummy contact, the wiring structure being in contact with the upper contact and not with the dummy contact.
    Type: Application
    Filed: November 18, 2022
    Publication date: November 2, 2023
    Inventors: Deok Han BAE, Myung Yoon UM, Yu Ri LEE, Sun Me LIM, Jun Su JEON
  • Patent number: 11705497
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate, an active pattern extending in a first direction on the substrate, a gate electrode extending in a second direction intersecting the first direction on the active pattern, a gate spacer extending in the second direction along side walls of the gate electrode, an interlayer insulating layer contacting side walls of the gate spacer, a trench formed on the gate electrode in the interlayer insulating layer, a first capping pattern provided along side walls of the trench, at least one side wall of the first capping pattern having an inclined profile, and a second capping pattern provided on the first capping pattern in the trench.
    Type: Grant
    Filed: February 25, 2021
    Date of Patent: July 18, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In Yeal Lee, Yoon Young Jung, Jin-Wook Kim, Deok Han Bae, Myung Yoon Um
  • Patent number: 11626501
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate, and a gate contact in the gate structure. The gate structure includes a gate electrode extending in a first direction and a gate capping pattern on the gate electrode. The gate contact is connected to the gate electrode. The gate electrode includes a protrusion extending along a boundary between the gate contact and the gate capping pattern.
    Type: Grant
    Filed: September 30, 2020
    Date of Patent: April 11, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In Yeal Lee, Ju Youn Kim, Jin-Wook Kim, Ju Hun Park, Deok Han Bae, Myung Yoon Um
  • Patent number: 11575014
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate comprising an element isolation region and an active region defined by the element isolation region, a fin-type pattern on the active region, the fin-type pattern extending in a first horizontal direction, a gate electrode on the fin-type pattern, the gate electrode extending in a second horizontal direction that crosses the first horizontal direction, a capping pattern on the gate electrode, a source/drain region on at least one side of the gate electrode, a source/drain contact on the source/drain region and electrically connected to the source/drain region, and a filling insulating layer on the source/drain contact, the filling insulating layer having a top surface at a same level as a top surface of the capping pattern, and including a material containing a carbon (C) atom.
    Type: Grant
    Filed: April 12, 2021
    Date of Patent: February 7, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok Han Bae, Sung Min Kim, Ju Hun Park, Myung Yoon Um, Jong Mil Youn
  • Publication number: 20220336664
    Abstract: A semiconductor device is capable of improving the performance and reliability of a device. The semiconductor device includes a first fin-shaped pattern which extends lengthwise in a first direction, a second fin-shaped pattern which is spaced apart from the first fin-shaped pattern in a second direction and extends lengthwise in the first direction, a first gate electrode extending lengthwise in the second direction on the first fin-shaped pattern, a second gate electrode extending lengthwise in the second direction on the second fin-shaped pattern, a first gate separation structure which separates the first gate electrode and the second gate electrode and is at the same vertical level as the first gate electrode and the second gate electrode, and a first source/drain contact extending lengthwise in the second direction on the first fin-shaped pattern and the second fin-shaped pattern.
    Type: Application
    Filed: December 22, 2021
    Publication date: October 20, 2022
    Inventors: Deok Han BAE, Ju Hun PARK, Myung Yoon UM, Yu Ri LEE, In Yeal LEE
  • Publication number: 20220320301
    Abstract: A semiconductor device including a field insulating layer, a part of which protrudes upwardly in a vertical direction on an element isolation region between a first active region and a second active region may be provided. Accordingly, a depth of a source/drain contact to be provided may be reduced, thereby reducing difficulty for providing the source/drain contact may be reduced.
    Type: Application
    Filed: December 1, 2021
    Publication date: October 6, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Deok Han BAE, Ju Hun PARK, Myung Yoon UM
  • Publication number: 20220262797
    Abstract: A semiconductor device includes a substrate having a first power supply region, a second power supply region, and a cell region therein. The cell region extends between the first power supply region and the second power supply region. A first active region and a second active region are provided, which extend side-by-side within the cell region. A first power supply wiring is provided, which extends in the first direction within the first power supply region. A first source/drain contact is provided, which connects the first active region and the second active region. A second source/drain contact is provided, which connects the first active region and the first power supply wiring. The first source/drain contact includes a first recess portion disposed inside an intermediate region between the first active region and the second active region.
    Type: Application
    Filed: October 27, 2021
    Publication date: August 18, 2022
    Inventors: Deok Han Bae, Ju Hun Park, Myung Yoon Um, Ye Ji Lee, Yoon Young Jung
  • Publication number: 20220254881
    Abstract: A semiconductor device includes an active pattern extending in a first direction on a substrate, a gate structure on the active pattern and having a gate electrode extending in a second direction intersecting the active pattern, and a gate capping pattern on the gate electrode, the gate capping pattern including a gate capping liner defining a gate capping recess, the gate capping liner having a horizontal portion along an upper surface of the gate electrode, and a vertical portion extending from the horizontal portion in a third direction intersecting the first and second directions, and a gate capping filling film on the gate capping liner and filling the gate capping recess, an epitaxial pattern on the active pattern and adjacent the gate structure, a gate contact on and connected to the gate electrode, and an active contact on and connected to the epitaxial pattern.
    Type: Application
    Filed: November 2, 2021
    Publication date: August 11, 2022
    Inventors: Ju Hun PARK, Won Cheol JEONG, Jin Wook KIM, Deok Han BAE, Myung Yoon UM, In Yeal LEE, Yoon Young JUNG
  • Patent number: 11362211
    Abstract: A semiconductor device includes a first active region that extends on a substrate in a first direction, a second active region that extends in parallel with the first active region, an element isolation region between the first and second active regions, a gate structure that extends in a second direction different from the first direction, and intersects the first and second active regions, a lower contact spaced apart from the gate structure in the first direction, the lower contact being on the first active region, the element isolation region, and the second active region, and an upper contact on the lower contact between the first active region and the second active region. A width of the lower contact in the first direction that is on the first active region m narrower than a width of the lower contact in the first direction that is on the element isolation region.
    Type: Grant
    Filed: December 30, 2020
    Date of Patent: June 14, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang Young Kim, Deok Han Bae, Byung Chan Ryu, Da Un Jeon
  • Patent number: 11296029
    Abstract: A semiconductor device includes an active pattern extending in a first horizontal direction on a substrate, a gate electrode extending in a second horizontal direction across the active pattern, and including a first portion, and a second portion protruding upward from the first portion in a vertical direction, a capping pattern extending in the second horizontal direction on the gate electrode, and a gate contact disposed on the second portion of the gate electrode, overlapping the active pattern, and penetrating the capping pattern to connect the gate electrode.
    Type: Grant
    Filed: August 31, 2020
    Date of Patent: April 5, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ju Youn Kim, Deok Han Bae, Jin-Wook Kim, Ju Hun Park, Myung Yoon Um, In Yeal Lee
  • Publication number: 20220077292
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate comprising an element isolation region and an active region defined by the element isolation region, a fin-type pattern on the active region, the fin-type pattern extending in a first horizontal direction, a gate electrode on the fin-type pattern, the gate electrode extending in a second horizontal direction that crosses the first horizontal direction, a capping pattern on the gate electrode, a source/drain region on at least one side of the gate electrode, a source/drain contact on the source/drain region and electrically connected to the source/drain region, and a filling insulating layer on the source/drain contact, the filling insulating layer having a top surface at a same level as a top surface of the capping pattern, and including a material containing a carbon (C) atom.
    Type: Application
    Filed: April 12, 2021
    Publication date: March 10, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Deok Han BAE, Sung Min KIM, Ju Hun PARK, Myung Yoon UM, Jong Mil YOUN
  • Publication number: 20220013649
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate, an active pattern extending in a first direction on the substrate, a gate electrode extending in a second direction intersecting the first direction on the active pattern, a gate spacer extending in the second direction along side walls of the gate electrode, an interlayer insulating layer contacting side walls of the gate spacer, a trench formed on the gate electrode in the interlayer insulating layer, a first capping pattern provided along side walls of the trench, at least one side wall of the first capping pattern having an inclined profile, and a second capping pattern provided on the first capping pattern in the trench.
    Type: Application
    Filed: February 25, 2021
    Publication date: January 13, 2022
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In Yeal LEE, Yoon Young JUNG, Jin-Wook KIM, Deok Han BAE, Myung Yoon UM
  • Publication number: 20210257474
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate, and a gate contact in the gate structure. The gate structure includes a gate electrode extending in a first direction and a gate capping pattern on the gate electrode. The gate contact is connected to the gate electrode. The gate electrode includes a protrusion extending along a boundary between the gate contact and the gate capping pattern.
    Type: Application
    Filed: September 30, 2020
    Publication date: August 19, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: In Yeal LEE, Ju Youn KIM, Jin-Wook KIM, Ju Hun PARK, Deok Han BAE, Myung Yoon UM
  • Publication number: 20210257470
    Abstract: A semiconductor device includes a source/drain region in a fin-type active pattern, a gate structure adjacent to the source/drain region, and an insulating layer on the source/drain region and the gate structure. A shared contact plug penetrates through the insulating layer and includes a first lower portion connected to the source/drain region, a second lower portion connected to the gate structure, and an upper portion connected to upper surfaces of the first lower portion and the second lower portion. A plug spacer film is between the insulating layer and at least one of the first lower portion and the second lower portion and includes a material different from a material of the insulating layer.
    Type: Application
    Filed: April 7, 2021
    Publication date: August 19, 2021
    Inventors: Deok Han BAE, Hyung Jong LEE, Hyun Jin KIM
  • Publication number: 20210233847
    Abstract: A semiconductor device includes an active pattern extending in a first horizontal direction on a substrate, a gate electrode extending in a second horizontal direction across the active pattern, and including a first portion, and a second portion protruding upward from the first portion in a vertical direction, a capping pattern extending in the second horizontal direction on the gate electrode, and a gate contact disposed on the second portion of the gate electrode, overlapping the active pattern, and penetrating the capping pattern to connect the gate electrode.
    Type: Application
    Filed: August 31, 2020
    Publication date: July 29, 2021
    Inventors: JU YOUN KIM, DEOK HAN BAE, JIN-WOOK KIM, JU HUN PARK, MYUNG YOON UM, IN YEAL LEE
  • Patent number: 10998411
    Abstract: A semiconductor device includes a source/drain region in a fin-type active pattern, a gate structure adjacent to the source/drain region, and an insulating layer on the source/drain region and the gate structure. A shared contact plug penetrates through the insulating layer and includes a first lower portion connected to the source/drain region, a second lower portion connected to the gate structure, and an upper portion connected to upper surfaces of the first lower portion and the second lower portion. A plug spacer film is between the insulating layer and at least one of the first lower portion and the second lower portion and includes a material different from a material of the insulating layer.
    Type: Grant
    Filed: May 8, 2019
    Date of Patent: May 4, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Deok Han Bae, Hyung Jong Lee, Hyun Jin Kim
  • Publication number: 20210126128
    Abstract: A semiconductor device includes a first active region that extends on a substrate in a first direction, a second active region that extends in parallel with the first active region, an element isolation region between the first and second active regions, a gate structure that extends in a second direction different from the first direction, and intersects the first and second active regions, a lower contact spaced apart from the gate structure in the first direction, the lower contact being on the first active region, the element isolation region, and the second active region, and an upper contact on the lower contact between the first active region and the second active region. A width of the lower contact in the first direction that is on the first active region m narrower than a width of the lower contact in the first direction that is on the element isolation region.
    Type: Application
    Filed: December 30, 2020
    Publication date: April 29, 2021
    Inventors: Sang Young KIM, Deok Han BAE, Byung Chan RYU, Da Un JEON
  • Patent number: 10886404
    Abstract: A semiconductor device includes a first active region that extends on a substrate in a first direction, a second active region that extends in parallel with the first active region, an element isolation region between the first and second active regions, a gate structure that extends in a second direction different from the first direction, and intersects the first and second active regions, a lower contact spaced apart from the gate structure in the first direction, the lower contact being on the first active region, the element isolation region, and the second active region, and an upper contact on the lower contact between the first active region and the second active region. A width of the lower contact in the first direction that is on the first active region m narrower than a width of the lower contact in the first direction that is on the element isolation region.
    Type: Grant
    Filed: July 17, 2019
    Date of Patent: January 5, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang Young Kim, Deok Han Bae, Byung Chan Ryu, Da Un Jeon