Patents by Inventor Deok-hyung Lee

Deok-hyung Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060189058
    Abstract: A fin type field effect transistor includes a semiconductor substrate, an active fin, a first hard mask layer pattern, a gate insulation layer pattern, a first conductive layer pattern, and source/drain regions. The active fin includes a semiconductor material and is formed on the substrate and extends in a direction away from a major surface of the substrate. The first hard mask layer pattern is formed on a distal surface of the active fin from the substrate. The gate insulation layer is formed on a sidewall portion of the active fin. The first conductive layer pattern includes a metal silicide and is formed on surfaces of the substrate and the gate insulation layer pattern, and on a sidewall of the first hard mask pattern. The source/drain regions are formed in the active fin on opposite sides of the first conductive layer pattern.
    Type: Application
    Filed: February 22, 2006
    Publication date: August 24, 2006
    Inventors: Jong-Wook Lee, Deok-Hyung Lee, Min-Gu Kang, Yu-Gyun Shin
  • Patent number: 7081391
    Abstract: An integrated circuit device includes a gate electrode formed on an active region of an integrated circuit device and on a field isolation layer adjacent to the active region. A source region and a drain region are in the active region on alternate sides of the gate electrode. At least one buried insulation layer is beneath the drain region or the source region.
    Type: Grant
    Filed: November 26, 2003
    Date of Patent: July 25, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-chan Lee, Si-young Choi, Jong-ryeol Yoo, Yong-hoon Son, In-soo Jung, Deok-hyung Lee
  • Patent number: 7074662
    Abstract: A method of forming a fin field effect transistor on a semiconductor substrate includes forming a vertical fin protruding from the substrate. A buffer oxide liner is formed on a top surface and on sidewalls of the fin. A trench is then formed on the substrate, where at least a portion of the fin protrudes from a bottom surface of the trench. The trench may be formed by forming a dummy gate on at least a portion of the fin, forming an insulation layer on the fin surrounding the dummy gate, and then removing the dummy gate to expose the at least a portion of the fin, such that the trench is surrounded by the insulation layer. The buffer oxide liner is then removed from the protruding portion of the fin, and a gate is formed in the trench on the protruding portion of the fin.
    Type: Grant
    Filed: June 16, 2004
    Date of Patent: July 11, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-Hyung Lee, Si-Young Choi, Byeong-Chan Lee, Yong-Hoon Son, In-Soo Jung
  • Patent number: 7071048
    Abstract: A field effect transistor includes a vertical fin-shaped semiconductor active region having an upper surface and a pair of opposing sidewalls on a substrate, and an insulated gate electrode on the upper surface and opposing sidewalls of the fin-shaped active region. The insulated gate electrode includes a capping gate insulation layer having a thickness sufficient to preclude formation of an inversion-layer channel along the upper surface of the fin-shaped active region when the transistor is disposed in a forward on-state mode of operation. Related fabrication methods are also discussed.
    Type: Grant
    Filed: September 8, 2004
    Date of Patent: July 4, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Hoon Son, Si-Young Choi, Byeong-Chan Lee, Deok-Hyung Lee, In-Soo Jung
  • Publication number: 20060128114
    Abstract: A trench isolation type semiconductor device in which a recess is prevented from being formed in a field region and a method of fabricating the same are provided. The trench isolation type semiconductor device includes a semiconductor substrate defined by an active region and a field region, a trench formed in the field region, an oxide layer conformally formed along the inside of the trench, a liner layer conformally formed along the oxide layer, a field insulating layer formed inside the trench including the oxide layer and the liner layer, and a field protection layer formed on the field insulating layer so that a step difference does not occur on the semiconductor substrate.
    Type: Application
    Filed: December 13, 2005
    Publication date: June 15, 2006
    Inventors: Ki-seog Youn, Jong-hyon Ahn, Deok-hyung Lee, Sung-gun Kang, Kong-soo Cheong
  • Publication number: 20060118876
    Abstract: In a fin field effect transistor (FET), an active pattern protrudes in a vertical direction from a substrate and extends across the substrate in a first horizontal direction. A first silicon nitride pattern is formed on the active pattern, and a first oxide pattern and a second silicon nitride pattern are sequentially formed on the substrate and on a sidewall of a lower portion of the active pattern. A device isolation layer is formed on the second silicon nitride pattern, and a top surface of the device isolation layer is coplanar with top surfaces of the oxide pattern and the second silicon nitride pattern. A buffer pattern having an etching selectivity with respect to the second silicon nitride pattern is formed between the first oxide pattern and the second silicon nitride pattern.
    Type: Application
    Filed: November 30, 2005
    Publication date: June 8, 2006
    Inventors: Deok-Hyung Lee, Yu-Gyun Shin, Jong-Wook Lee, Min-Gu Kang
  • Publication number: 20060057821
    Abstract: Methods of etching a semiconductor substrate may include providing a first gas that is chemically reactive with respect to the semiconductor substrate, and while providing the first gas, providing a second gas different than the first gas. More particularly, a molecule of the second gas may include a hydrogen atom, and the second gas may lower a temperature at which the first gas chemically reacts with the semiconductor substrate. The mixture of the first and second gases may be provided adjacent the semiconductor substrate to etch the semiconductor substrate.
    Type: Application
    Filed: August 22, 2005
    Publication date: March 16, 2006
    Inventors: Sun-Ghil Lee, Yu-Gyun Shin, Jong-Wook Lee, Deok-Hyung Lee, In-Soo Jung, Young-Eun Lee
  • Publication number: 20050272190
    Abstract: A method of fabricating a fin field-effect transistor includes forming a fin-shaped active region having first and second source/drain regions therein and a channel region therebetween vertically protruding from a semiconductor substrate, and forming a polysilicon gate electrode on sidewalls of the channel region. Opposing sidewalls of the polysilicon gate electrode are silicided towards a central region thereof to form a silicide gate electrode. Related devices are also discussed.
    Type: Application
    Filed: June 2, 2005
    Publication date: December 8, 2005
    Inventors: Deok-Hyung Lee, Yu-Gyun Shin, Jong-Wook Lee
  • Publication number: 20050250279
    Abstract: Methods for forming semiconductor devices are provided. A semiconductor substrate is etched such that the semiconductor substrate defines a trench and a preliminary active pattern. The trench has a floor and a sidewall. An insulating layer is provided on the floor and the sidewall of the trench and a spacer is formed on the insulating layer such that the spacer is on the sidewall of the trench and on a portion of the floor of the trench. The insulating layer is removed on the floor of the trench and beneath the spacer such that a portion of the floor of the trench is at least partially exposed, the spacer is spaced apart from the floor of the trench and a portion of the preliminary active pattern is partially exposed. A portion of the exposed portion of the preliminary active pattern is partially removed to provide an active pattern that defines a recessed portion beneath the spacer. A buried insulating layer is formed in the recessed portion of the active pattern. Related devices are also provided.
    Type: Application
    Filed: March 4, 2005
    Publication date: November 10, 2005
    Inventors: Yong-Hoon Son, Si-Young Choi, Byeong-Chan Lee, In-Soo Jung, Deok-Hyung Lee
  • Publication number: 20050248035
    Abstract: A semiconductor device includes an inorganic insulating layer on a semiconductor substrate, a contact plug that extends through the inorganic insulating layer to contact the semiconductor substrate and a stress buffer spacer disposed between the node contact plug and the inorganic insulating layer. The device further includes a thin-film transistor (TFT) disposed on the inorganic insulating layer and having a source/drain region extending along the inorganic insulating layer to contact the contact plug. The device may further include an etch stop layer interposed between the inorganic insulating layer and the semiconductor substrate.
    Type: Application
    Filed: March 29, 2005
    Publication date: November 10, 2005
    Inventors: Yong-Hoon Son, Yu-Gyun Shin, Jong-Wook Lee, Sun-Ghil Lee, In-Soo Jung, Young-Eun Lee, Deok-Hyung Lee
  • Patent number: 6963094
    Abstract: Metal oxide semiconductor transistors and devices with such transistors and methods of fabricating such transistors and devices are provided. Such transistors may have a silicon well region having a first surface and having spaced apart source and drain regions therein. A gate insulator is provided on the first surface of the silicon well region and disposed between the source and drain regions and a gate electrode is provided on the gate insulator. A region of insulating material is disposed between a first surface of the drain region and the silicon well region. The region of insulating material extends toward but not to the source region. A source electrode is provided that contacts the source region. A drain electrode contacts the drain region and the region of insulating material.
    Type: Grant
    Filed: March 21, 2003
    Date of Patent: November 8, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-Chan Lee, Si-Young Choi, Chul-Sung Kim, Jong-Ryeol Yoo, Deok-Hyung Lee
  • Publication number: 20050199920
    Abstract: Fin FET semiconductor devices are provided which include a substrate, an active pattern that protrudes vertically from the substrate and that extends laterally in a first direction, a device isolation layer which has a top surface that is lower than a top surface of the active pattern, a gate structure on the substrate that extends laterally in a second direction to cover a portion of the active pattern and a conductive layer that is on at least portions of side surfaces of the active pattern that are adjacent a side portion of the gate structure. The conductive layer may comprise a semiconductor layer, and the semiconductor layer may be in electrical contact with a contact pad. In other embodiments, the conductive layer may comprise a contact pad.
    Type: Application
    Filed: March 9, 2005
    Publication date: September 15, 2005
    Inventors: Deok-Hyung Lee, In-Deog Bae, Byeong-Chan Lee, Jong-Wook Lee
  • Publication number: 20050199948
    Abstract: A fin field-effect transistor (FinFET) device includes a fin-shaped semiconductor active region vertically protruding from a substrate and a gate structure on an upper surface and sidewalls of the fin-shaped semiconductor active region at a first portion thereof. The FinFET further includes a semiconductor epitaxial extension layer on the upper surface and sidewalls of the fin-shaped semiconductor active region at second portions thereof on opposite sides of the gate structure. The semiconductor epitaxial extension layer has a width that is greater than a width of the fin-shaped semiconductor active region at the first portion thereof. Related methods are also discussed.
    Type: Application
    Filed: March 8, 2005
    Publication date: September 15, 2005
    Inventors: Jong-Wook Lee, Deok-Hyung Lee
  • Publication number: 20050179073
    Abstract: An integrated circuit device includes a gate electrode formed on an active region of an integrated circuit device and on a field isolation layer adjacent to the active region. A source region and a drain region are in the active region on alternate sides of the gate electrode. At least one buried insulation layer is beneath the drain region or the source region.
    Type: Application
    Filed: November 26, 2003
    Publication date: August 18, 2005
    Inventors: Byeong-chan Lee, Si-young Choi, Jong-ryeol Yoo, Yong-hoon Son, In-soo Jung, Deok-hyung Lee
  • Patent number: 6900102
    Abstract: A double gate electrode for a field effect transistor is fabricated by forming in a substrate, a trench and a tunnel that extends from a sidewall of the trench parallel to the substrate. An insulating coating is formed inside the tunnel. A bottom gate electrode is formed within the insulating coating inside the tunnel. An insulating layer is formed on the substrate and a top gate electrode is formed on the insulating layer opposite the bottom gate electrode.
    Type: Grant
    Filed: February 5, 2004
    Date of Patent: May 31, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-Chan Lee, Si-Young Choi, Jong-Ryeol Yoo, Deok-Hyung Lee, In-Soo Jung
  • Publication number: 20050104096
    Abstract: A fin field effect transistor (FinFET) includes a first gate and a second gate. The first gate has a vertical part that is defined by sidewalls of a silicon fin and sidewalls of a capping pattern disposed on the silicon fin and a horizontal part horizontally extends from the vertical part. The second gate is made of a low-resistivity material and is in direct contact with the horizontal part of the first gate. A channel may be controlled due to the first gate, and a device operating speed may be enhanced due to the second gate. Related fabrication methods also are described.
    Type: Application
    Filed: September 9, 2004
    Publication date: May 19, 2005
    Inventors: Deok-Hyung Lee, Byeong-Chan Lee, Si-Young Choi, In-Soo Jung
  • Patent number: 6890823
    Abstract: Methods of forming thermal oxide layers on a side wall of gate electrodes are disclosed. In particular, thermal oxide layers can be formed on a side wall of a gate electrode by forming a gate electrode on an integrated circuit substrate and forming a thermal oxide layer on a side wall of the gate electrode using a thermal oxidation process. A silicide layer can be formed on the gate electrode after the formation of the thermal oxide layer.
    Type: Grant
    Filed: April 30, 2003
    Date of Patent: May 10, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-chan Lee, Si-young Choi, Chul-sung Kim, Jong-ryeol Yoo, Deok-hyung Lee
  • Publication number: 20050095795
    Abstract: Metal-oxide-semiconductor (MOS) transistors having elevated source/drain regions and methods of fabricating the same are provided. The MOS transistors may include a gate pattern formed to cross over a predetermined region of a substrate. Recessed regions are provided in the substrate adjacent to the gate pattern. Epitaxial layers are provided on bottom surfaces of the recessed regions. High concentration impurity regions are provided in the epitaxial layers. The recessed regions may be formed using a chemical dry etching techniques.
    Type: Application
    Filed: July 7, 2004
    Publication date: May 5, 2005
    Inventors: Yong-Hoon Son, Si-Young Choi, Byeong-Chan Lee, Deok-Hyung Lee, In-Soo Jung
  • Publication number: 20050093082
    Abstract: A field effect transistor includes a vertical fin-shaped semiconductor active region having an upper surface and a pair of opposing sidewalls on a substrate, and an insulated gate electrode on the upper surface and opposing sidewalls of the fin-shaped active region. The insulated gate electrode includes a capping gate insulation layer having a thickness sufficient to preclude formation of an inversion-layer channel along the upper surface of the fin-shaped active region when the transistor is disposed in a forward on-state mode of operation. Related fabrication methods are also discussed.
    Type: Application
    Filed: September 8, 2004
    Publication date: May 5, 2005
    Inventors: Yong-Hoon Son, Si-Young Choi, Byeong-Chan Lee, Deok-Hyung Lee, In-Soo Jung
  • Publication number: 20050072992
    Abstract: A method of forming a semiconductor device may include forming a fin structure extending from a substrate. The fin structure may include first and second source/drain regions and a channel region therebetween, and the first and second source/drain regions may extend a greater distance from the substrate than the channel region. A gate insulating layer may be formed on the channel region, and a gate electrode may be formed on the gate insulating layer so that the gate insulating layer is between the gate electrode and the channel region. Related devices are also discussed.
    Type: Application
    Filed: May 25, 2004
    Publication date: April 7, 2005
    Inventors: Deok-Hyung Lee, Si-Young Choi, Byeong-Chan Lee, Yong-Hoon Son, In-Soo Jung