Patents by Inventor Deok-kee Kim

Deok-kee Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8674475
    Abstract: Provided are an antifuse and methods of operating and manufacturing the same. The antifuse may include first and second conductors separate from each other; a dielectric layer for an antifuse between the first and second conductors; and a diffusion layer between one of the first and second conductors and the dielectric layer.
    Type: Grant
    Filed: April 7, 2009
    Date of Patent: March 18, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-kee Kim, Jung-hun Sung, Sang-moo Choi, Soo-jung Hwang
  • Publication number: 20140036575
    Abstract: A variable resistance memory device comprises a variable resistance memory cell, a switch that selectively passes a write voltage to an input terminal of the variable resistance memory cell, and a trigger circuit that controls the switch to cut off the write voltage from the input terminal upon determining that the variable resistance memory cell is programmed to a target state by detecting voltage fluctuation of the one side of variable resistance memory cell.
    Type: Application
    Filed: October 7, 2013
    Publication date: February 6, 2014
    Inventors: Deok-kee KIM, Ho Jung KIM
  • Publication number: 20140021580
    Abstract: A semiconductor device includes: an e-fuse gate, a floating pattern between the e-fuse gate and an e-fuse active portion, a blocking dielectric pattern between the floating pattern and the e-fuse gate, and an e-fuse dielectric layer between the floating pattern and the e-fuse active portion. The floating pattern includes a first portion between the e-fuse gate and the e-fuse active portion and a pair of second portions extended upward along both sidewalls of the e-fuse gate from both edges of the first portion.
    Type: Application
    Filed: September 23, 2013
    Publication date: January 23, 2014
    Inventor: Deok-Kee KIM
  • Patent number: 8624331
    Abstract: A non-volatile memory device includes: at least one horizontal electrode; at least one vertical electrode disposed to intersect the at least one horizontal electrode at an intersection region; at least one data layer disposed at the intersection region and having a conduction-insulation transition property; and at least one anti-fuse layer connected in series with the at least one data layer.
    Type: Grant
    Filed: March 16, 2010
    Date of Patent: January 7, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-kee Kim, Choong-rae Cho
  • Patent number: 8574975
    Abstract: A semiconductor device includes: an e-fuse gate, a floating pattern between the e-fuse gate and an e-fuse active portion, a blocking dielectric pattern between the floating pattern and the e-fuse gate, and an e-fuse dielectric layer between the floating pattern and the e-fuse active portion. The floating pattern includes a first portion between the e-fuse gate and the e-fuse active portion and a pair of second portions extended upward along both sidewalls of the e-fuse gate from both edges of the first portion.
    Type: Grant
    Filed: March 5, 2013
    Date of Patent: November 5, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Deok-Kee Kim
  • Patent number: 8559207
    Abstract: A variable resistance memory device comprises a variable resistance memory cell, a switch that selectively passes a write voltage to an input terminal of the variable resistance memory cell, and a trigger circuit that controls the switch to cut off the write voltage from the input terminal upon determining that the variable resistance memory cell is programmed to a target state by detecting voltage fluctuation of the one side of variable resistance memory cell.
    Type: Grant
    Filed: January 19, 2011
    Date of Patent: October 15, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-kee Kim, Ho Jung Kim
  • Patent number: 8536703
    Abstract: A semiconductor device and an electronic system are provided. The semiconductor device includes a lower conductive pattern, and an intermediate conductive pattern on the lower conductive pattern. An upper conductive pattern is provided on the intermediate conductive pattern and is electrically connected to the intermediate conductive pattern. The intermediate conductive pattern includes a first portion and a second portion that extends from a part of the first portion and that is disposed at a higher level from the lower conductive pattern than the first portion. The upper conductive pattern is disposed on the first portion of the intermediate conductive pattern and has a top surface that is disposed at a higher level from the lower conductive pattern than the second portion of the intermediate conductive pattern.
    Type: Grant
    Filed: March 21, 2011
    Date of Patent: September 17, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-Kee Kim, Byeung-Chul Kim, Hoon-Jeong, Yong-Woo Kwon
  • Patent number: 8526258
    Abstract: A variable resistance memory device comprises a memory cell comprising a variable resistance device and a select transistor connected in series to the variable resistance device. The variable resistance memory device further comprises a write driver for supplying a write voltage to opposite sides of the memory cell, and a feedback circuit for detecting a resistance change of the variable resistance device and controlling a gate voltage of the select transistor according to the detected resistance change.
    Type: Grant
    Filed: February 14, 2011
    Date of Patent: September 3, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-kee Kim, Ho Jung Kim
  • Publication number: 20130183802
    Abstract: A semiconductor device includes: an e-fuse gate, a floating pattern between the e-fuse gate and an e-fuse active portion, a blocking dielectric pattern between the floating pattern and the e-fuse gate, and an e-fuse dielectric layer between the floating pattern and the e-fuse active portion. The floating pattern includes a first portion between the e-fuse gate and the e-fuse active portion and a pair of second portions extended upward along both sidewalls of the e-fuse gate from both edges of the first portion.
    Type: Application
    Filed: March 5, 2013
    Publication date: July 18, 2013
    Inventor: Deok-kee KIM
  • Patent number: 8471232
    Abstract: A resistive memory device includes a vertical transistor and a variable resistance layer. The vertical transistor includes a gate electrode on a surface of a substrate, a gate insulation layer extending along a sidewall of the gate electrode, and a single crystalline silicon layer on the surface of the substrate adjacent to the gate insulation layer. At least a portion of the single crystalline silicon layer defines a channel region that extends in a direction substantially perpendicular to the surface of the substrate. The variable resistance layer is provided on the single crystalline silicon layer. The variable resistance layer is electrically insulated from the gate electrode. Related devices and fabrication methods are also discussed.
    Type: Grant
    Filed: March 16, 2010
    Date of Patent: June 25, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-kee Kim, In Kyeong Yoo, Kyoung-won Na, Kwnag-Soo Seol, Dong-Seok Suh
  • Patent number: 8471354
    Abstract: An e-fuse structure includes an anode, a cathode, a fuse part connecting the anode and the cathode to each other, and a dielectric contacting the fuse part. The dielectric is configured to apply a stress to the fuse part, where the stress constructively acting on a migration effect of atoms constituting the fuse part. The migration effect is generated by electromigration and thermomirgration.
    Type: Grant
    Filed: March 3, 2010
    Date of Patent: June 25, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-kee Kim, Soojung Hwang, Sang-Min Lee, Il-Sub Chung
  • Patent number: 8426943
    Abstract: A semiconductor device includes: an e-fuse gate, a floating pattern between the e-fuse gate and an e-fuse active portion, a blocking dielectric pattern between the floating pattern and the e-fuse gate, and an e-fuse dielectric layer between the floating pattern and the e-fuse active portion. The floating pattern includes a first portion between the e-fuse gate and the e-fuse active portion and a pair of second portions extended upward along both sidewalls of the e-fuse gate from both edges of the first portion.
    Type: Grant
    Filed: April 26, 2011
    Date of Patent: April 23, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Deok-Kee Kim
  • Patent number: 8379441
    Abstract: A variable resistance memory array includes at least one variable resistance memory cell, wherein each variable resistance memory cell includes a well having a first type; and a cell structure on the well, the cell structure including a structure having a second type different from the first type and a variable resistance layer on the structure.
    Type: Grant
    Filed: August 11, 2010
    Date of Patent: February 19, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwang Soo Seol, Yoondong Park, Deok-kee Kim
  • Patent number: 8349665
    Abstract: A fuse device includes a fuse unit, which includes a cathode, an anode, and a fuse link coupling the cathode and the anode. A transistor includes at least a portion of the fuse unit to be used as an element of the transistor.
    Type: Grant
    Filed: January 7, 2011
    Date of Patent: January 8, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Deok-kee Kim
  • Patent number: 8319291
    Abstract: Provided is a non-volatile memory device including at least one horizontal electrode, at least one vertical electrode, at least one data storage layer and at least one reaction prevention layer. The least one vertical electrode crosses the at least one horizontal electrode. The at least one data storage layer is located in regions in which the at least one vertical electrode crosses the at least one horizontal electrode, and stores data by varying its electrical resistance. The at least one reaction prevention layer is located in the regions in which the at least one vertical electrode crosses the at least one horizontal electrode.
    Type: Grant
    Filed: September 11, 2009
    Date of Patent: November 27, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-kee Kim, June-mo Koo, Ju-chul Park, Kyoung-won Na, Dong-seok Suh, Bum-seok Seo, Yoon-dong Park
  • Patent number: 8299570
    Abstract: An eFuse, includes: a substrate and an insulating layer disposed on the substrate; a first layer including a single crystal or polycrystalline silicon disposed on the insulating layer; a second layer including a single crystal or polycrystalline silicon germanium disposed on the first layer, and a third layer including a silicide disposed on the second layer. The Ge has a final concentration in a range of approximately five percent to approximately twenty-five percent.
    Type: Grant
    Filed: July 22, 2011
    Date of Patent: October 30, 2012
    Assignee: International Business Machines Corporation
    Inventors: Deok-Kee Kim, Dureseti Chidambarrao, William K. Henson, Chandrasekharan Kothandaraman
  • Publication number: 20120266933
    Abstract: According to example embodiments, a solar cell includes a first unit portion, a second unit portion, and an insulating layer. The first and second unit portions may have different bandgaps, and the insulating layer may be between the first unit portion and the second unit portion.
    Type: Application
    Filed: April 20, 2012
    Publication date: October 25, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Eun Cheol Do, Dong Kyun Kim, Yun Gi Kim, Deok-Kee Kim, Young Moon Choi
  • Publication number: 20120247544
    Abstract: According to example embodiments, a solar cell includes a plurality of unit portions. Each of the unit portions may have a stacked structure including a plurality of photoelectric members and at least one insulating layer disposed between the photoelectric members. The photoelectric members in different levels may have different energy bandgaps. The photoelectric members in a level may be connected to each other.
    Type: Application
    Filed: November 15, 2011
    Publication date: October 4, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young Moon Choi, Yun Gi Kim, Dong Kyun Kim, Deok-Kee Kim, Eun Cheol Do
  • Publication number: 20120211072
    Abstract: Example embodiments of a solar cell including a semiconductor substrate, an N emitter layer formed on a light-absorbing surface of the semiconductor substrate, a p+ region formed on the light-absorbing surface of the semiconductor substrate, a first electrode electrically connected to the p+ region, a second electrode separately formed from the first electrode on the light-absorbing surface of the semiconductor substrate and electrically connected to the N emitter layer, and an auxiliary layer inducing an N+ back surface field (BSF) on the opposite surface to the light-absorbing surface of the semiconductor substrate, and a method of manufacturing the solar cell are provided.
    Type: Application
    Filed: September 19, 2011
    Publication date: August 23, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Deok-Kee Kim, Yun Gi Kim, Dongkyun Kim, Young Moon Choi, Eun Cheol Do
  • Publication number: 20120214301
    Abstract: An e-fuse structure and method has an anode; a fuse link (a first end of the fuse link is connected to the anode); a cathode (a second end of the fuse link opposite the first end is connected to the cathode); and a silicide layer on the fuse link. The silicide layer has a first silicide region adjacent the anode and a second silicide region adjacent the cathode. The second silicide region comprises an impurity not contained within the first silicide region. Further, the first silicide region is thinner than the second silicide region.
    Type: Application
    Filed: April 23, 2012
    Publication date: August 23, 2012
    Applicant: International Business Machines Corporation
    Inventors: Deok-Kee Kim, Ahmet S. Ozcan, Haining S. Yang